### ISTANBUL TECHNICAL UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

### **BLG 222E**

### Computer Organization Project 1

**PROJECT DATE** : 24.05.2023

### **GROUP MEMBERS:**

150220762 : Muhammed Yusuf Mermer (Group Representative)

150210071: Emre Çamlıca

150200091: Hakan Duran

**SPRING 2023** 

### Contents

### 1 INTRODUCTION

In this project our purpose was to design a hardwired control unit. To achive this we firstly implemented small components of this system. Yusuf did the fetch and decode parts, Hakan did the instructions without memory reference and Emre did the instructions with memory reference. Yusuf also wrote the test bench and tested the system with Hakan.

At first, Yusuf has designed the fetch cycle. Then Hakan and Emre designed the execute part. Hakan and Yusuf then tested the project and corrected the errors.

| 2.1             | Fetch Cycle                            |  |  |  |  |  |  |  |  |
|-----------------|----------------------------------------|--|--|--|--|--|--|--|--|
| 2.2             | Instructions With Address Reference    |  |  |  |  |  |  |  |  |
| 2.3             | Instructions Without Address Reference |  |  |  |  |  |  |  |  |
| 2.4             | Memory Implementation                  |  |  |  |  |  |  |  |  |
| 3 DESIGN PHOTOS |                                        |  |  |  |  |  |  |  |  |
| 3.1             | Part 1                                 |  |  |  |  |  |  |  |  |
| desi            | .gn/register.png                       |  |  |  |  |  |  |  |  |
|                 | S-7 - 40-5 5 - 1-15                    |  |  |  |  |  |  |  |  |

IMPLEMENTATIONS AND EXPLANATIONS

2

Figure 1: Register Design

|  | Part 2.a  | 3.2.1  |
|--|-----------|--------|
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  | gn/ir.png | design |
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  |           |        |
|  | gn/ir.png | design |

3.2

Part 2

Figure 2: IR Design

### 3.2.2 Part 2.b



Figure 3: RF Design

### 3.2.3 Part 2.c



Figure 4: ARF Design

### 3.3 Part 3



Figure 5: ALU Design

### 3.4 Part 4

design/ALU\_system.png

Figure 6: ALU System Design

### 4 RESULTS

## 4.1 Part 1 results/register.png

Figure 7: Register Simulation

| 4.2.1 | Part 2.a   |  |  |  |
|-------|------------|--|--|--|
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
| resul | lts/ir.png |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |
|       |            |  |  |  |

4.2

Part 2

Figure 8: IR Simulation

## 4.2.2 Part 2.b results/rf.png

Figure 9: RF Simulation

# 4.2.3 Part 2.c results/arf.png

Figure 10: ARF Simulation

### 4.3 Part 3 results/alu\_1.png

Figure 11: ALu Simulation, First Image



Figure 12: ALu Simulation, Second Image



Figure 13: ALu Simulation, Third Image



Figure 14: ALu Simulation, Fourth Image

# 4.4 Part 4 results/alu\_system.png

Figure 15: ALU System Simulation



Figure 16: TCL Console for First Inputs



Figure 17: TCL Console for Second Inputs



Figure 18: TCL Console for Third Inputs

### 5 DISCUSSION

### 5.1 Memory

### 6 CONCLUSION

In this project we designed a hardwired control unit with the help of the ones we created in the first project.