# ARM architecture

ARM: Advanced RISC Machines.

### Why ARM ?!!

The ARM CPU core is a 32-bit RISC processor macro-cell upon which the current generation of ARM processors is based. It has 32-bit data and address buses. It has a single 32-bit external data interface through which both instructions and data pass during execution. It includes 15 general purpose registers. A multi-stage pipeline is employed to speed the execution of instructions. Because branches cause the sequential flow of instructions to be interrupted, it is usual to employ the ARM's conditional execution facility when possible. The ability of every instruction to be conditionally executed increases the chance that the program address references will run sequentially there by allowing the memory sub-system to make predictions about the next address required. Non-sequential addresses are held for two cycles.

### Pipeline in ARM:

The Pipeline stages are:

**Fe1:** First stage of instruction fetch where address is issued to memory.

Fe2: Second stage of instruction fetch where memory returns data to core.

Fe3: Third stage of instruction fetch for branch prediction and Thumb-2 instruction alignement.

De: Instruction Decode .

**Iss:** Register read and instruction issue.

Sh: Shifter stage.

ALU: Main integer operation calculation.

**Sat:** Pipeline stage to enable saturation of integer results.

WBex: Write back of data from the multiply or main execution pipelines.

MAC1: First stage of the multiply-accumulate pipeline.

**MAC2:** Second stage of the multiply-accumulate pipeline.

MAC3: Third stage of the multiply-accumulate pipeline.

ADD: Address generation stage.

**DC1:** First stage of data cache access.

**DC2:** Second stage of data cache access.

WBIs: Write back of data from the Load Store Unit.

### System Control Coprocessor:

functions of the system control coprocessor are:

- overall system control and configuration
- · optional cache configuration and management
- optional Tightly-Coupled Memory (TCM) configuration and management
- optional Memory Protection Unit (MPU) configuration and management
- debug accesses to the caches
- system performance monitoring

### Memory System of ARM1176JZ

- Cache Organization
- TCM Tightly-coupled memory
- MMU
- TLB
- MPU
- DMA Direct Memory Access

### Cache Organization:

Separate Instruction and Data Caches in a Harvard arrangement. So both store and load instruction on cost one cycle. Four-way set associative cache of configurable size. The caches are virtually indexed and physically tagged. Both the Instruction Cache and the Data Cache can provide two words per cycle for all requesting sources.

### • Features of the cache system:

The cache is a Harvard implementation (Separate Instruction and Data Caches). The other main operations performed by the cache is cache line Write-Back. Cache replacement policies are Pseudo-Random or Round-Robin,

Round-Robin uses a single counter for all sets, that selects the way used for replacement. Cache lines can be either Write-Back or Write-Through,

### TCM (Tightly-coupled memory):

- Instruction TCM (ITCM)
- Data TCM (DTCM)
- The TCM is designed to provide low-latency memory that can be used by the processor without the unpredictability that is a feature of caches.
- You can use such memory to hold critical routines. such as interrupt handling routines or real-time tasks where the indeterminacy of a cache is highly undesirable.

### • TCM Behavior:

TCM forms a continuous area of memory that is always valid if the TCM is enabled. The TCM is used as part of the physical memory map of the system, and is not backed by a level of external memory with the same physical addresses. For this reason, the TCM behaves differently from the caches for regions of memory that are marked as being Write-Through Cachable. In such regions, no external writes occur in the event of a write to memory locations contained in the TCM.

## MMU: Memory Management Unit

- The processor MMU works with the cache memory system to control accesses to and from external memory.
- The MMU also controls the translation of virtual addresses to physical addresses. The processor implements an ARMv6 MMU enhanced with features to provide address translation and access permission checks for all ports of the processor. While controlling the translation of virtual addresses to physical addresses, MMU in ARM11 makes use of TLB (Translation Look aside Buffers).

### TLB: Translation Look aside Buffers

- A single set of two-level page tables stored in main memory controls the contents of the instruction and data side: **Micro TLB** & **Main TLB**.

<u>Micro TLB</u> -- The first level of caching for the page table information is a small Micro TLB of ten entries that is implemented on each of the instruction and data sides. You can configure Micro TLB replacement to be round-robin or random. By default the round-robin replacement algorithm is used.

<u>Main TLB</u> -- the second layer in the TLB structure that catches the cache misses from the Micro TLBs. It provides a centralized source for translation entries. Misses from the instruction and data Micro TLBs are handled by a unified main.

### MPU: Memory protection unit

- The MPU supports 16 memory regions. Each region is programmed with a base address and size, and can be overlayed to enable efficient programming of the memory map. To support overlaying the regions are assigned priorities, with region 0 having the lowest priority and region 15 having the highest. The MPU returns access permissions and attributes for the highest priority region in which the address hits.

### Enabling the MPU

When enabled, the behavior of the MPU is as follows:

- When the Load Store Unit or Pre-fetch Unit generates a memory access, the MPU compares the memory address with the programmed memory regions.
- If the address does not exist in a memory region, a background fault is signalled to the requesting block, along with status information to enable the Fault Status Register to be correctly formed.
- If a matching memory region is found, then the region information is used:
- 1. The access permission bits are used to determine if the access is permitted. If the access is not permitted the MPU signals a memory abort, otherwise the access is permitted to proceed.
- 2. The memory region attributes are used to determine if the access is cached, uncached or device and if it is shared.
- If the address matches in multiple memory regions, then a fixed priority scheme selects the attributes for the highest numbered region.

# Direct memory access (DMA):

- Direct memory access (DMA) is a feature of computerized systems that allows certain hardware subsystems to access main system memory independently of the central processing unit (CPU).
- Without DMA, when the CPU is using programmed input/output, it is typically fully occupied for the entire duration of the read or write operation, and is thus unavailable to perform other work. With DMA, the CPU initiates the transfer, does other operations while the transfer is in progress, and receives an interrupt from the DMA controller when the operation is done. This feature is useful any time the CPU cannot keep up with the rate of data transfer, or where the CPU needs to perform useful work while waiting for a relatively slow I/O data transfer.
- Many hardware systems use DMA, including disk drive controllers, graphics cards, network cards and sound cards. DMA is also used for intra-chip data transfer in multi-core processors. Computers that have DMA channels can transfer data to and from devices with much less CPU overhead than computers without DMA channels. Similarly, a processing element inside a multi-core processor can transfer data to and from its local memory without occupying its processor time, allowing computation and data transfer to proceed in parallel.
- DMA can also be used for "memory to memory" copying or moving of data within memory. DMA can offload expensive memory operations, such as large copies or scatter-gather operations, from the CPU to a dedicated DMA engine. An implementation example is the I/O Acceleration Technology.

### The NEON unit (SIMD):

- The NEON unit provides 32 vector registers that each hold 16 bytes of information. These 16 byte registers can then be operated on in parallel in the NEON unit.
- For example, in one vector add instruction you can add eight 16-bit integers to eight other16 bit integers to produce eight 16-bit results.
- The NEON unit supports 8-bit, 16-bit and 32-bit integer operations, and some 64-bit operations, in addition to 32-bit floating point operations.

### What is NEON?

- NEON is a wide SIMD data processing architecture
  - Extension of the ARM instruction set (v7-A)
  - 32 x 64-bit wide registers (can also be used as 16 x 128-bit wide registers)
- NEON instructions perform "Packed SIMD" processing
  - Registers are considered as vectors of elements of the same data type
  - Data types available: signed/unsigned 8-bit, 16-bit, 32-bit, 64-bit, single prec. float
  - Instructions usually perform the same operation in all lanes

### **NEON Coprocessor registers:**

- NEON has a 256-byte register file
  - Separate from the core registers (r0-r15)
  - Extension to the VFPv2 register file (VFPv3)
- Two different views of the NEON registers
  - 32 x 64-bit registers (D0-D31)
  - 16 x 128-bit registers (Q0-Q15)
- Enables register trade-offs
  - Vector length can be variable
  - Different registers available

### AMBA specifications:

- The Advanced Microcontroller Bus Architecture.
- Three distinct buses are defined within the AMBA specification:
  - the Advanced High-performance Bus (AHB)
  - the Advanced System Bus (ASB)
  - the Advanced Peripheral Bus (APB).

### Advanced High-performance Bus (AHB)

The AMBA AHB is for high-performance, high clock frequency system modules. The AHB acts as the high-performance system backbone bus. AHB supports the efficient connection of processors, on-chip memories and off-chip external memory interfaces with low-power peripheral macrocell functions. AHB is also specified to ensure ease of use in an efficient design flow using synthesis and automated test techniques.

### Advanced System Bus (ASB)

The AMBA ASB is for high-performance system modules. AMBA ASB is an alternative system bus suitable for use where the high-performance features of AHB are not required. ASB also supports the efficient connection of processors, on-chip memories and off-chip external memory interfaces with low-power peripheral macrocell functions.

# Advanced Peripheral Bus (APB)

The AMBA APB is for low-power peripherals. AMBA APB is optimized for minimal power consumption and reduced interface complexity to support peripheral functions. APB can be used in conjunction with either version of the system bus.

### Objectives of the AMBA specification

The AMBA specification has been derived to satisfy four key requirements:

- to facilitate the right-first-time development of embedded microcontroller products with one or more CPUs or signal processors
- to be technology-independent and ensure that highly reusable peripheral and system macro-Cells can be migrated across a diverse range of IC processes and be appropriate for full-custom, standard cell and gate array technologies
- to encourage modular system design to improve processor independence, providing a development road-map for advanced cached CPU cores and the development of peripheral libraries
- to minimize the silicon infrastructure required to support efficient on-chip and off-chip communication for both operation and manufacturing test.

# Interworking with Tumb.

- What's mean of Tumb?
- Why Tumb code?
- When you write code for an ARM processor that supports Thumb instructions, you probably build most of your application to run in Thumb state. This gives the best code density. With 8-bit or 16-bit wide memory, it also gives the best performance. However, you might want parts of your application to run in ARM state for reasons such as:
- Speed Some parts of an application might be speed critical. These sections might be more efficient running in ARM state than in Thumb state. Some systems include a small amount of fast 32-bit memory. ARM code can be run from this without the overhead of fetching each instruction from 8-bit or 16-bit memory

### **Functionality:**

Thumb instructions are less flexible than their equivalent ARM instructions. Some operations are not possible in Thumb state. A state change to ARM is required to carry out the following operations:

- accesses to CPSR to enable or disable interrupts, and to change mode.
- accesses to coprocessors
- execution of Digital Signal Processor (DSP) math instructions that can not be performed in C language.

### **Exception handling:**

The processor automatically enters ARM state when a processor exception occurs. This means that the first part of an exception handler must be coded with ARM instructions, even if it reenters Thumb state to carry out the main processing of the exception. At the end of such processing, the processor must be returned to ARM state to return from the handler to the main application.

### Standalone Thumb programs

An ARM processor that supports Thumb instructions always starts in ARM state. To run simple Thumb assembly language programs, add an ARM header that carries out a state change to Thumb state and then calls the main Thumb routine.