

# STM32 Microcontrollers Course Hamed Jafarzadeh

Summer 2016

#### **UART and External Interrupts**



#### **Protocol**

- Simply defines the Rules of talking between two things
- Famous Protocols:
  - TCP/IP
  - HTTP/HTTPS
  - Bluetooth Class 4 or 3
  - UART
  - SPI
  - **12C**



#### Parallel vs Serial







#### Serial and UART

- The UART provides:
  - Parallel-to-Serial and Serial-to-Parallel conversion
  - Start and Stop Bit framing
  - Parity Generation
  - Baud-Rate Generation (2400-115.2kbps at 3.686 or 7.37MHz)
  - Interrupts
    - Transmit Complete
    - Transmit Data Register Empty
    - Receive Complete





#### **UART**

- A UART may be used when:
  - High speed is not required
  - An inexpensive communication link between two devices is required
- UART communication is very cheap
  - Single wire for each direction (plus ground wire)
    - Asynchronous because no clock signal is transmitted
  - Relatively simple hardware
- PC devices such as mice and modems used to often use UARTs for communication to the PC



- PC serial port is a UART!
  - Serializes data to be sent over serial cable
  - De-serializes received data





- Communication between distant computers
  - Serializes data to be sent to modem
  - De-serializes data received from modem





 A Controller Area Network (CAN bus) is a vehicle bus standard designed to allow microcontrollers and devices to communicate with each other in applications without a host computer. It is a message-based protocol, designed originally for multiplex electrical wiring within automobiles, but is also used in many other contexts.





- USB
- SPI
- ADSL

•



- Transmitter
  - Convert from parallel to serial
  - Add start and stop delineators (bits)
  - Add parity bit
- Receiver
  - Convert from serial to parallel
  - Remove start and stop delineators (bits)
  - Check and remove parity bit



- Below is a timing diagram for the transmission of a single byte
- Uses a single wire for transmission
- Each block represents a bit that can be a mark (logic '1') or space (logic '0')





- Each bit has a fixed time duration determined by the transmission rate
- Example: a 1200 bps (bits per second) UART will have a 1/1200 s or about 833.3  $\mu$ s bit duration
- Transmission rate called Baud rate





Parity Bit **Stop BIT Start BIT** Bit Length mark space Time \_\_\_\_ **Data Length** 





#### Send the ASCII letter 'W' (1010111)



- UART : Universal Asynchronous Receiver Transmitter
- USART : Universal Synchronous Asynchronous Receiver Transmitter
- RS232





- RX Pin : Receiving Port
- TX Pin: Transmitting Port
- Hardware Flow Control Pins:
  - RTS Flow
    - RTS: Request To Send
    - CTS: Clear To Send
  - DTR Flow
    - DTR: Data Terminal Ready
    - DSR : Data Set Ready
- Clock Pin



| □ Basic Parameters  Baud Rate 115200 Bits/s |  |
|---------------------------------------------|--|
| Baud Rate 115200 Bits/s                     |  |
| 22200 11075                                 |  |
| Word Length 8 Bits (including Parity)       |  |
| Parity None                                 |  |
| Stop Bits 1                                 |  |
| □ Advanced Parameters                       |  |
| Data Direction Receive and Transmit         |  |
| Over Sampling 16 Samples                    |  |
|                                             |  |









# **UART Subsystem**





# Reading a data receive register

 First step is finding corresponding registers via user manual

#### 27.6.1 Status register (USART\_SR) Address offset: 0x00 Reset value: 0x00C0 27 26 25 24 17 Reserved 13 12 11 10 8 7 6 5 3 2 0 RXNE ORE TXE Reserved rc\_w0 rc\_w0 rc\_w0 rc\_w0 4 DocID13902 Rev 16 823/1137



# Reading a data receive register

 First step is finding corresponding registers via user manual







#### Interrupt

- Pooling VS Interrupt
- Priority
- Flag Control
- Mask able Interrupts





- NVIC : Nested Vector Interrupt Controllers
- EXTI: External Interrupt/Event Controllers
  - Up to 23 Individual Interrupts
  - Interrupt on Rising , Falling or Both





Figure 41. External interrupt/event controller block diagram



The seven other EXTI lines are connected as follows:

- EXTI line 16 is connected to the PVD output
- EXTI line 17 is connected to the RTC Alarm event
- EXTI line 18 is connected to the USB OTG FS Wakeup event
- EXTI line 19 is connected to the Ethernet Wakeup event
- EXTI line 20 is connected to the USB OTG HS (configured in FS) Wakeup event
- EXTI line 21 is connected to the RTC Tamper and TimeStamp events
- EXTI line 22 is connected to the RTC Wakeup event



## Interrupt Service Routine





# Nested Vector Interrupt





# **GPIO External Interrupts**





