# COMSM1302 Lab Sheet 1

This lab sheet covers content from week 1 lectures, focusing on logic gates and NAND implementation. On successful completion of the lab, students should be able to:

- 1. Simplify a given Boolean expression, which contains a selection of  $\wedge$ ,  $\vee$ , and  $\neg$ .
- 2. Assemble and validate a circuit on Logisim, corresponding to a given Boolean expression.
- 3. Implement a given Boolean expression on Logisim, using only NAND gates.
- 4. Create a Karnaugh map, with up to 5 variables, corresponding to a given truth table.
- 5. Produce a simplified Boolean expression, with up to 5 variables, corresponding to a given Karnaugh map.

You'll need the Logisim software to implement gates and circuits, and may need to install Java first if running Logisim on your own computer. Details on how to download and run Logisim can be found on the unit page and if you need help with using Logisim, try referring to the Logisim user guide.

You will also need to borrow a NAND board to try physical implementations, which you can find details of on the unit page. If you get stuck using NAND boards, try watching the NAND board explanation or have a look through the GitHub documentation.

### Simplification

Simplify the following Boolean expressions, where each simplified solution will be either A, 0, or 1:

| <ul> <li>0 ∧ 0</li> </ul> | <ul> <li>0 ∨ 0</li> </ul> | • $0 \wedge A$              | $\bullet$ 0 $\vee$ A    |
|---------------------------|---------------------------|-----------------------------|-------------------------|
| <ul> <li>0 ∧ 1</li> </ul> | <ul> <li>0 ∨ 1</li> </ul> | <ul> <li>1 ∧ A</li> </ul>   | $\bullet$ 1 $\vee$ A    |
| <ul> <li>1 ∧ 0</li> </ul> | <ul><li>1 ∨ 0</li></ul>   | • $A \wedge A$              | $\bullet$ $A \lor A$    |
| <ul> <li>1 ∧ 1</li> </ul> | • 1 V 1                   | $\bullet \ \neg A \wedge A$ | $\bullet \neg A \lor A$ |

# Circuit assembly

Assemble a logically equivalent circuit on Logisim for each of the following Boolean expressions, then validate your solution by checking every combination of input values produce the output values you'd expect (you will need to draw out each expression's truth table):

| $\bullet \ ((A \land C) \lor (B \land C)) \land C$    | $\bullet \ (A \land B) \lor \neg (C \lor \neg A)$ |
|-------------------------------------------------------|---------------------------------------------------|
| $\bullet \ \neg (A \vee \neg (B \wedge C))$           | • $A \lor (B \land (C \lor A))$                   |
| $\bullet \ ((A \lor B) \land (A \lor \neg B)) \lor C$ | $\bullet \neg (\neg (A \land B \land C) \land C)$ |

**Challenge:** For each circuit, applying Boolean algebra simplification techniques, what are the least number of gates (with 2 or fewer inputs) you can implement it with?

#### Karnaugh maps

For each of the truth tables below, find a simplified logical formula by first drawing out a corresponding K-map:

| A | В | $\mathbf{C}$ | Out |   |   | A | В | $\mathbf{C}$ | Out |  | A | В | $\mathbf{C}$ | Out |
|---|---|--------------|-----|---|---|---|---|--------------|-----|--|---|---|--------------|-----|
| 0 | 0 | 0            | 1   | - | _ | 0 | 0 | 0            | 1   |  | 0 | 0 | 0            | 0   |
| 0 | 0 | 1            | 1   |   |   | 0 | 0 | 1            | 1   |  | 0 | 0 | 1            | 1   |
| 0 | 1 | 0            | 1   |   |   | 0 | 1 | 0            | 0   |  | 0 | 1 | 0            | 1   |
| 0 | 1 | 1            | 1   |   |   | 0 | 1 | 1            | 0   |  | 0 | 1 | 1            | 1   |
| 1 | 0 | 0            | 1   |   |   | 1 | 0 | 0            | 1   |  | 1 | 0 | 0            | 0   |
| 1 | 0 | 1            | 0   |   |   | 1 | 0 | 1            | 1   |  | 1 | 0 | 1            | 0   |
| 1 | 1 | 0            | 1   |   |   | 1 | 1 | 0            | 1   |  | 1 | 1 | 0            | 1   |
| 1 | 1 | 1            | 0   |   |   | 1 | 1 | 1            | 0   |  | 1 | 1 | 1            | 0   |
|   |   |              |     |   |   |   |   |              |     |  |   |   |              |     |

#### NAND gates

Using principles covered in the NAND lecture, implement the following Boolean expressions on Logisim, only using 2-input NAND gates (for A XOR B, start from the formula  $(\neg A \land B) \lor (A \land \neg B)$ ):

- NOT A
- A AND B
- A OR B
- A NOR B
- A XOR B

Next, implement each of your designs on a NAND board and validate your solutions, being careful to sensibly plan where you will connect wires first.

**Challenge:** Can you optimise each of your circuit designs to use the least number of 2-input NAND gates? **Hint:** For XOR, try starting from the formula  $(\neg A \lor \neg B) \land (A \lor B)!$ 

#### 5-variable logic

Find a minimal expression for the given 5-variable truth table. You should follow a similar process to the end of Lecture 1.2 and first creating two 4-variable Karnaugh maps that represent:

- All values of BC\DE when A is 0.
- All values of BC\DE when A is 1.

Next, implement your logical formula on Logisim using gates with 2 or fewer gates, and check every combination of inputs to validate your solution.

Challenge: Create a 5-variable Karnaugh map that represents the given truth table. What do you notice if you draw the same groups of 1s from you two 4-variable Karnaugh maps? **Hint:** You'll need to calculate the sequence of 3 bit binary-reflected Gray code to list ABC inputs.

| A | В | $\mathbf{C}$ | D | $\mathbf{E}$ | Out | Α | В | $\mathbf{C}$ | D | $\mathbf{E}$ | Out |
|---|---|--------------|---|--------------|-----|---|---|--------------|---|--------------|-----|
| 0 | 0 | 0            | 0 | 0            | 0   | 1 | 0 | 0            | 0 | 0            | 0   |
| 0 | 0 | 0            | 0 | 1            | 0   | 1 | 0 | 0            | 0 | 1            | 0   |
| 0 | 0 | 0            | 1 | 0            | 1   | 1 | 0 | 0            | 1 | 0            | 0   |
| 0 | 0 | 0            | 1 | 1            | 1   | 1 | 0 | 0            | 1 | 1            | 0   |
| 0 | 0 | 1            | 0 | 0            | 1   | 1 | 0 | 1            | 0 | 0            | 1   |
| 0 | 0 | 1            | 0 | 1            | 0   | 1 | 0 | 1            | 0 | 1            | 0   |
| 0 | 0 | 1            | 1 | 0            | 1   | 1 | 0 | 1            | 1 | 0            | 0   |
| 0 | 0 | 1            | 1 | 1            | 1   | 1 | 0 | 1            | 1 | 1            | 0   |
| 0 | 1 | 0            | 0 | 0            | 0   | 1 | 1 | 0            | 0 | 0            | 0   |
| 0 | 1 | 0            | 0 | 1            | 0   | 1 | 1 | 0            | 0 | 1            | 0   |
| 0 | 1 | 0            | 1 | 0            | 1   | 1 | 1 | 0            | 1 | 0            | 1   |
| 0 | 1 | 0            | 1 | 1            | 1   | 1 | 1 | 0            | 1 | 1            | 1   |
| 0 | 1 | 1            | 0 | 0            | 1   | 1 | 1 | 1            | 0 | 0            | 1   |
| 0 | 1 | 1            | 0 | 1            | 0   | 1 | 1 | 1            | 0 | 1            | 0   |
| 0 | 1 | 1            | 1 | 0            | 1   | 1 | 1 | 1            | 1 | 0            | 0   |
| 0 | 1 | 1            | 1 | 1            | 1   | 1 | 1 | 1            | 1 | 1            | 0   |
|   |   |              |   |              |     |   |   |              |   |              |     |

# NAND implementation

Re-implement your 5 variable circuit from the previous exercise on Logisim only using 2-input NAND gates. **Hint:** Try replacing each of the gates on your original design with their NAND implementations. This will likely be harder to optimise than algebraic methods, but is satisfactory for the purpose of this question.

**Challenge:** Implement your 5-variable NAND circuit on a NAND board! **Hint:** In order to attempt this, you'll need a design that uses 16 NAND gates or fewer, a clear system for transferring your design, as well as consideration for how you'll represent the 5 input variables with only 4 push buttons.