## EEE105 - Electronic Devices Lecture 17

## Junction Field Effect Transistor Transfer Characteristic

| In the last lecture we saw how a JFET could be used as an amplifier. In the region of the drain characteristic that is useful for this application, the drain                              |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| voltage must be                                                                                                                                                                            |  |
|                                                                                                                                                                                            |  |
| than the pinch-off voltage. In this region                                                                                                                                                 |  |
| the drain current flowing through the                                                                                                                                                      |  |
| transistor (and our amplifier output                                                                                                                                                       |  |
| circuit) will be controlled exclusively by                                                                                                                                                 |  |
| the                                                                                                                                                                                        |  |
| In this situation we can plot the so-called <i>transfer characteristic</i> of the device where the output current of the amplifier, $I_d$ , is plotted against the input voltage, $-V_g$ . |  |
| Now the key aspect of the transistor is that                                                                                                                                               |  |
| small signal changes in $v_{in}$ should give                                                                                                                                               |  |
| large changes in the output current, $I_{d}^{}$ .                                                                                                                                          |  |
|                                                                                                                                                                                            |  |

A measure of the transistor amplification can be given by the *transconductance*,  $g_m$ , where:  $g_m = \frac{dI_d}{dV_g}\Big|_{V_g}$ 

Note that the vertical bar on the right of this equation means "at some point".

In this case it means the slope of the transfer characteristic curve, at some particular value of gate bias,  $V_g$ . For an *ideal* JFET, the transistor transfer characteristic would be a straight line, and the transconductance would hence be a constant value as the gate voltage changed. However, in real devices this is not easy to obtain.

The units for measuring transconductance are SIEMENS, S. (= )

Hence we can write the equation:  $i_d = g_m v_{gs}$ 

Note that if the transfer characteristic is not a perfectly straight line then the shape of the waveform of the output signal current,  $i_d$ , will not be exactly the same as the input voltage signal,  $v_{in}$  and there will be some (hopefully small) distortion of the output from our simple amplifier.

**Reminder:** We normally write signal voltages and currents with small, rather than capital letters, as was done for  $v_{in}$  above. More formally we can say that our transistor amplifier will amplify a small input signal,  $v_{gs}$ , to give a large output signal,  $i_d$ 

## Junction Field Effect Transistor Small Signal Equivalent Circuit (CAL: Jfet(e))

In the equivalent circuit we can look at how the transistor can be represented in its electrical behaviour for the small a.c. signals that are to be amplified.

| The most fundamental part is that a small signal voltage between the source and gate, $V_{eg}$ , gives an output current. We can therefore represent the output as a current outce giving a current out equal to $g_{sil} v_{gg}$ . Now in the transistor we also have a number of potential resistances: Clearly there is the possibility of there being some leakage current between the gate and the source and drain. These resistances can be characterised by $V_{eg}$ , and $V_{dg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (MΩ). The output resistance $V_{dg}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain woltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $V_{cb} = \frac{dV_{eb}}{dI_{eb}} v_{eb} v_{eb} v_{eb}$ on the graph $V_{cb} v_{eb} $                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| We can therefore represent the output as a current source griving a current out equal to $g_{an}v_{gr}$ .  Now in the transistor we also have a number of potential resistances: Clearly there is the possibility of there being some leakage current between the gate and the source and drain.  These resistances can be characterised by $r_{gr}$ and $r_{dg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ). The output resistance $r_{ds}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_{ds}}{dI_{ds}}$ on the graph $r_{ds} = \frac{dV_{ds}}{dI_{ds}}$ on the graph $r_{ds} = \frac{dV_{ds}}{dI_{ds}}$ on the graph $r_{ds} = \frac{dV_{ds}}{dI_{ds}}$ on on the graph $r_{ds} = \frac{dV_{ds}}{dI_{ds}}$ on one or two $M\Omega$ .  In a many cases we can simplify the equivalent circuit by ignoring the input resistances to give:  Metal-Oxide-Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly th                                                                                                                                                                                                                                                                   | The most fundamental part is that a small signal voltage between the source                                                                                                                                                                                                                                                                                                        |
| a current source giving a current out equal to $g_m v_{gg}$ . Now in the transistor we also have a number of potential resistances: Clearly there is the possibility of there being some leakage current between the gate and the source and drain. These resistances can be characterised by $r_{gg}$ and $r_{nlg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ). The output resistance $r_{gg}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain outputs. The sistances in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ab} = \frac{dV_d}{d_d}  _{V_g(V_d)}$ on the graph $r_d = \frac{dV_d}{d_d}  _{V_g(V_d)}  _{V_g(V_d)}$ on the graph $r_d = \frac{dV_d}{d_d}  _{V_g(V_d)}  _{V_g(V_d)}$ on the graph $r_d = \frac{dV_d}{d_d}  _{V_g(V_d)}  _{V_g(V_g(V_d)}  _{V_g(V_d)}  _{V_g(V_g(V_d)}  _{V_g(V_g(V_d)}  _{V_g(V_g(V_g(V_g(V_g(V_g(V_g(V_g(V_g(V_g($                                                                                                                                                                                                                                                                                                                               | and gate, $v_{gs}$ , gives an output current.                                                                                                                                                                                                                                                                                                                                      |
| Now in the transistor we also have a number of potential resistances: Clearly there is the possibility of there being some leakage current between the gate and the source and drain. These resistances can be characterised by $r_{ge}$ and $r_{dg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ). The output resistance $r_{dg}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{dg} = \frac{dV_{gl}}{dI_{gl}} _{V_{gl}(V_{gl})}$ on the graph $r_{gl} = \frac{dV_{gl}}{dI_{gl}} _{V_{gl}(V_{gl})}$ on                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                    |
| number of potential resistances:  Clearly there is the possibility of there being some leakage current between the gate and the source and drain.  These resistances can be characterised by $F_{gp}$ and $r_{dg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ).  The output resistance $r_{ds}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_{sl}}{dl_d} _{V_{l_2}(V_{sl})}$ on the graph $r_{ds} = \frac{dV_{sl}}{dl_d} _{V_{l_2}(V_{sl})}$ .  Wetal-Oxide-Semiconductor Field Effect Transistor (MOSFET)  (CAL: MOSI, MOS2)  These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The exide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | equal to $g_m v_{gs}$ .                                                                                                                                                                                                                                                                                                                                                            |
| being some leakage current between the gate and the source and drain. These resistances can be characterised by $r_{gs}$ and $r_{dg}$ . Note that as the gate is reverse biased with respect to both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ). The output resistance $r_{ds}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_{d}}{dI_{d}} \Big _{V_{s}(V_{d})}$ on the graph $r_{ds} = \frac{dV_{d}}{d$                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                    |
| both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M\Omega). The output resistance $r_{ds}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_d}{dI_d}\bigg _{V_g(Y_d)}$ on the graph $r_{$                                                          | being some leakage current between the                                                                                                                                                                                                                                                                                                                                             |
| The output resistance $r_{ds}$ requires a little more explanation. This can be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_d}{dI_d}\Big _{V_g(V_g)}$ on the graph $r_{ds} = \frac{dV_d}{dI_d}\Big _{V_g(V_g)}$ on the graph $r_{ds} = \frac{dV_d}{dI_d}\Big _{V_g(V_g)}$ on the graph $r_{ds} = \frac{dV_d}{dI_g(V_g)}\Big _{V_g(V_g)}$ on the graph $r_{ds} = \frac{dV_g}{dI_g(V_g)}\Big _{V_g(V_g)}\Big _{V_g(V_g$ | These resistances can be characterised by $r_{gs}$ and $r_{dg}$ . Note that as the gate is reverse biased with respect to                                                                                                                                                                                                                                                          |
| be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_{d}}{dI_{d}}\Big _{V_{u}(V_{d})}$ on the graph $r_{ds} = \frac{dV_{d}}{dI_{d}}\Big _{V_{u}(V_{d})}\Big _{V_{u}($                                                       | both the source and drain we expect both these resistances to be high, typically many Mega-ohms (M $\Omega$ ).                                                                                                                                                                                                                                                                     |
| be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is the reciprocal of the output resistance.  That is: $r_{ds} = \frac{dV_{d}}{dI_{d}}\Big _{V_{u}(V_{d})}$ on the graph $r_{ds} = \frac{dV_{d}}{dI_{d}}\Big _{V_{u}(V_{d})}\Big _{V_{u}($                                                       | The output resistance $r_{i}$ requires a little more explanation. This can                                                                                                                                                                                                                                                                                                         |
| Usually the output resistance is high, typically in the range of 100s kΩ to one or two MΩ.  In a many cases we can simplify the equivalent circuit by ignoring the input resistances to give:  Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET)  (CAL: MOS1, MOS2)  These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | be done by looking again at the drain characteristic. Up until now we have said that in the amplifier region, the drain current is constant with drain voltage. In reality there is often a small increase in the drain current as the drain voltage increases. The slope of this line is                                                                                          |
| high, typically in the range of $100s$ k $\Omega$ to one or two M $\Omega$ . In a many cases we can simplify the equivalent circuit by ignoring the input resistances to give:  Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET) (CAL: MOS1, MOS2)  These devices can also be known by other names: Metal Insulator Semiconductor Field Effect Transistor: Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form $SiO_2$ . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | That is: $r_{ds} = \frac{dV_d}{dI_d}\Big _{V_g(V_d)}$ on the graph $r_{ds} = \frac{1}{2} \int_{V_g(V_d)} r_{ds} dt$                                                                                                                                                                                                                                                                |
| the equivalent circuit by ignoring the input resistances to give:  Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET)  (CAL: MOSI, MOS2)  These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | high, typically in the range of 100s                                                                                                                                                                                                                                                                                                                                               |
| These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | the equivalent circuit by ignoring                                                                                                                                                                                                                                                                                                                                                 |
| These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                    |
| These devices can also be known by other names:  Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET)                                                                                                                                                                                                                                                                                                                         |
| Metal Insulator Semiconductor Field Effect Transistor:  Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (CAL: MOS1, MOS2)                                                                                                                                                                                                                                                                                                                                                                  |
| Insulated Gate Field Effect Transistor:  These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | These devices can also be known by other names:                                                                                                                                                                                                                                                                                                                                    |
| These devices are very important as they are used extensively in very large scale integrated circuits (VLSI) due to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Metal Insulator Semiconductor Field Effect Transistor:                                                                                                                                                                                                                                                                                                                             |
| to their ease of fabrication.  In the devices a (thin) oxide layer is formed between the gate and the channel. This can be very easily done in silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Insulated Gate Field Effect Transistor:                                                                                                                                                                                                                                                                                                                                            |
| silicon by controllably oxidising the surface to form SiO <sub>2</sub> . (Silicon dioxide is a very good insulator.)  The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                    |
| The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | The device is shown schematically here. It is formed by starting in this case with a piece of p-type Silicon. Two regions that are heavily doped n-type are then created. The oxide is then formed and finally the metal regions deposited. The source and drain contacts conduct easily, but clearly the oxide between the gate metal and the semiconductor prevents current flow |

| device.                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                       |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| When no voltage is applied to the gate then no current can flow from so back-to-back p-n junction diodes.                                                                                                                                                                                                                                                                                                                                   | urce to drain as in effect we have two                                                                                                                                                                                                                                                |  |
| Let us now consider the situation when we apply a positive gate bias to material under the gate will see the positive charge on the gate and be                                                                                                                                                                                                                                                                                             | the device. The holes in the p-type                                                                                                                                                                                                                                                   |  |
| Thus the p-region under the gate will become gradually depleted of holes. the gate will be balanced by                                                                                                                                                                                                                                                                                                                                      | In this situation the positive charge on                                                                                                                                                                                                                                              |  |
| As the gate voltage increases, then in addition to the above, electrons from the n <sup>+</sup> regions flow out along the surface of the semiconductor to help balance out the positive charge on the gate. This will form a thin, n-type conducting channel between the source and drain.  It the diagram the n-type conducting channel is thinner at the drain end than the source end. This triangular shape is caused by the effect of |                                                                                                                                                                                                                                                                                       |  |
| the positive bias on the drain terminal.                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                       |  |
| This means that the bias creating the channel is less at the drain end (as smaller than the gate-source potential difference.)                                                                                                                                                                                                                                                                                                              | s the gate-drain potential difference is                                                                                                                                                                                                                                              |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             | For a constant applied gate voltage,                                                                                                                                                                                                                                                  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             | $V_{\mathrm{g}}$ , then as the drain voltage, $V_{d}$ ,                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             | increases so the channel width at the drain end will become progressively narrower. Eventually the channel at the drain end will "pinch-off", in the same manner as described for the JFET, and the drain current will saturate at a particular value determined by the gate voltage. |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             | Thus we end up with a family of curves very similar to those for the JFET, except that in this case the drain current increases as the magnitude of the gate voltage increases.                                                                                                       |  |
| Note that for this device to operate we need to exceed some minimum gat                                                                                                                                                                                                                                                                                                                                                                     | e voltage to induce a channel between                                                                                                                                                                                                                                                 |  |
| the source and drain. This voltage is called the $\it threshold\ voltage,\ V_T$ .                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                       |  |
| This device is called an "ENHANCEMENT MODE" MOSFET as a CONDUCTION from a "normally off" state.                                                                                                                                                                                                                                                                                                                                             | pplying a gate voltage ENHANCES                                                                                                                                                                                                                                                       |  |
| The circuit symbol for the enhancement mode MOSFET is:                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                       |  |

In order to examine what happens in this device we need to concentrate on the effect of the gate contact on the

## Key Points to Remember:

- 1. Plotting the drain current against gate voltage gives the transfer characteristic of a JFET.
- 2. The transconductance is a figure of merit for the field effect transistor. It is a measure of how much the output current can rise as the input signal voltage is increased.
- 3. The transistor can be represented as a current source for a small a.c. input signal, with both input and output resistances.
- 4. The Enhancement mode MOSFET consists of a p-type region with n<sup>+</sup> regions for the source and drain. The p-type region is insulated from the gate using an oxide.
- 5. Applying positive bias to the gate repels the holes from the p-type material and eventually drags in electrons from the n<sup>+</sup> regions to form an n-type channel.
- 6. The channel can be pinched off at the drain end in a similar way to that outlined for the JFET.