## EEE225 Problem Sheet 1 Solutions - NJP

1.



Note: Rise time and fall time here relate to the output response.

- 2. See notes for pulse shape. Ringing is an unwanted oscillation of the pulse which happens in response to a sudden change. It is caused by resonance due to parasitic capacitances and inductances in the circuit.
- 3. LV-A has lowest leakage current Icc =  $20\mu$ A hence lowest static power dissipation.
- 4. The circuit has failed because the output voltage for the last two gates is in the forbidden area and hence the logic level is undefined.



5.



TTL – the first structural block implements the required logic. The second block is a phase splitter which is required to drive the final block which is a totem-pole output stage. In contrast, a CMOS logic gate consists of a pmos pull-up network to the positive supply rail and an nmos pull down network to ground.

6. In the case of TTL the gate logic consists of a multi-emitter transistor and the number of emitter connections would be increased from two to four. In the case of CMOS, an additional transistor in both the pull-up and pull-down network would be required for each extra input.

7.

| original |   | modified |
|----------|---|----------|
| ABC      | E | ABCF     |
| 000      | 1 | 000 1    |
| 001      | 1 | 001 1    |
| 010      | 1 | 010 1    |
| 011      | 0 | 011 0    |
| 100      | 0 | 100 1    |
| 101      | 0 | 101 1    |
| 110      | 0 | 110 1    |
| 111      | 0 | 111 0    |

Original circuit implements  $F = \overline{A}.\overline{BC}$ 

Modified circuit uses a diode logic AND gate to replace the input which was originally pulled high with the AND of B and C.

$$F = \overline{ABC}.\overline{BC}$$

$$= (\overline{A} + \overline{B} + \overline{C})(\overline{B} + \overline{C})$$

$$= \overline{AB} + \overline{AC} + \overline{BB} + \overline{BC} + \overline{BC} + \overline{CC}$$

$$= \overline{AB} + \overline{AC} + \overline{B} + \overline{BC} + \overline{C}$$

$$= \overline{B(A} + 1) + \overline{C(A} + \overline{B} + 1)$$

$$= \overline{B} + \overline{C}$$

$$= \overline{BC}$$

If Bodge It Circuits Inc. had trusted to Boolean algebra, they would have discovered that the required functionality reduced to the NAND of B and C. They could have simply taken the output from NAND2 at no extra cost in components.