## **Data Provided:**



Thermal conductivity aluminium = 150 W/m°C

## WORKED SOLUTIONS

## DEPARTMENT OF ELECTRONIC AND ELECTRICAL ENGINEERING

Spring Semester 2015-16 (2.0 hours)

**EEE6214 Packaging and Reliability of Microsystems** 

Answer THREE questions. No marks will be awarded for solutions to a fourth question. Solutions will be considered in the order that they are presented in the answer book. Trial answers will be ignored if they are clearly crossed out. The numbers given after each section of a question indicate the relative weighting of that section.

| 1. | a. | Standard method for singulation is by use of a wafer saw. High speed (3000rpm), diamond tipped, water cooled. Wafer attached to backing tape to prevent individual chips from flying off. Saw blade width ~ 0.3mm.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    |    | Limitation: can only cut in straight lines; debris may damage ICs; heat generated may damage ICs; sequential process, hence fairly slow; large amounts of (expensive!) lost.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (4) |
|    | b. | Laser singulation. Plasma singulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
|    |    | Both allow non-rectangular IC shapes. Thinner cuts. Less thermal damage. Reduction/elimination of debris.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (2) |
|    | c. | Wafer level test, using flying probes or probe card.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (2) |
|    |    | Done in order to avoid the effort of packaging failed ICs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
|    | d. | BGA: 30x30 pins; pitch = 1 mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
|    |    | Worst case scenario: routing to centre of array with a single layer PCB. Need to route14 connections between the two outer pads, hence 29 tracks/gaps in 0.5 mm (assuming equal track and gap), hence track width = $1/58$ mm |     |
|    |    | Solution is to use a multilayer PCB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|    |    | with one via positioned between each set of 4 pads and a short track connecting it to pad (as per sketch below).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
|    |    | PCB needs to be multilayer in order to route tracks. Full marks if a sensible analysis of number of routing layers is attempted (i.e. with sensible PCB line                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (4) |

EEE6214 1

|    | widths $> 100 \mu m$ ).                                                                                                                                                                                                                                    |     |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | PAD TRACK                                                                                                                                                                                                                                                  |     |
| e. | Temperature control in 3d MCMs is difficult because of high Si packing density. Normally heat sink is put close-by top surface of Si, but in 3d this cannot be done.                                                                                       |     |
|    | Possible innovative solutions (they may come up with others!)                                                                                                                                                                                              |     |
|    | <ul> <li>- water cooling? – either heat pipe or pumped</li> <li>- avoid underfill, thus allowing room for air cooling between layers?</li> <li>- incorporate Peltier coolers into stack?</li> <li>- clever stack design to eliminate hot spots?</li> </ul> | (4) |
|    | 3d MCM advantages over                                                                                                                                                                                                                                     |     |
|    | a) SIP: smaller; short interconnection lengths                                                                                                                                                                                                             | (3) |
|    | b) SOC: heterogeneous integration; shorter design time; less hassle with IP                                                                                                                                                                                |     |

| 2. | a. | Wave soldering process:                                                                                                                                                                                                                                                                                                                              | (3) |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    |    | 1 Plated through hole (PTH) on PCB, long pins on package; 2 Insert, cut and bend pins; 3 Immerse in molten solder bath, solder mask prevents shorts; 4 Components usually on top side of board (else immersed in molten solder!)  Small passives on bottom surface of PCB if tacked in place with adhesive.  Heat and solder applied simultaneously. |     |
|    | b. | Wave soldering still used for attaching through hole connectors. It's a much more                                                                                                                                                                                                                                                                    |     |
|    |    | robust attachment, hence good for components that experience high and repeated forces.                                                                                                                                                                                                                                                               | (1) |
|    | c. | Rond packs  Solds  Solds  Solds  Solds  Solds  PCB  PCB has larger thermal expansion coefficient than silicon, hence, on cooling                                                                                                                                                                                                                     | (4) |
|    |    | PCB has larger thermal expansion coefficient than silicon, hence, on cooling                                                                                                                                                                                                                                                                         |     |

| <br> |                                                                                                                                                                                                                                                                                                             |     |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|      | from reflow temperature to room temperature the PCB contracts more than the silicon. The ductile solder ball changes shape to compensate for this change in geometry. Repeated temperature cycling will lead to failure (i.e. cracking) of the ball in the high stress areas.                               |     |
|      | The stress in the corners of the solder ball can be reduced by using an <u>underfill</u> material to fill the voids between the solder balls. This reduces the effective TCE mismatch between the silicon and the substrate. The underfill material is typically a low-viscosity silica-loaded epoxy resin. |     |
| d.   | i)                                                                                                                                                                                                                                                                                                          |     |
|      | For safety critical Si, $T_{max} = 80$ °C. Assume room temperature = 20 °C.                                                                                                                                                                                                                                 |     |
|      | Hence $\Delta T = 80-20 = 60  ^{\circ}\text{C}$                                                                                                                                                                                                                                                             |     |
|      | Assume that all heat is extracted via the metal leads.                                                                                                                                                                                                                                                      |     |
|      | $R_{lead} = L/(k_{Cu}*A)$                                                                                                                                                                                                                                                                                   |     |
|      | Where:                                                                                                                                                                                                                                                                                                      |     |
|      | $L = 5 \text{ mm} = 5x10^{-3} \text{ m}$ ; $k_{Cu} = 390 \text{ W/m} ^{\circ}\text{C}$ ; $A = 20*0.5 \text{mm}^2 = 10x10^{-6} \text{ m}^2$                                                                                                                                                                  |     |
|      | Hence $R_{lead} = 3.3  ^{\circ}\text{C/W}$                                                                                                                                                                                                                                                                  |     |
|      | $R_{pcb} = 10  ^{\circ}\text{C/W (given)}$                                                                                                                                                                                                                                                                  |     |
|      | Hence:                                                                                                                                                                                                                                                                                                      |     |
|      | Total thermal resistance through substrate, $R_{sub} = R_{lead} + R_{pcb} = 11.28 \text{ °C/W}$                                                                                                                                                                                                             | (2) |
|      | Hence: $Q_{\text{max}} = \Delta T / R_{\text{sub}} = 60 / 13.3 = \underline{5.3 \text{ W}}$                                                                                                                                                                                                                 |     |
|      | <u>ii)</u>                                                                                                                                                                                                                                                                                                  |     |
|      | For consumer grade Si, $T_{max} = 125$ °C. Assume room temperature = 20 °C.                                                                                                                                                                                                                                 |     |
|      | Hence $\Delta T = 125-20 = 105  ^{\circ}C$                                                                                                                                                                                                                                                                  |     |
|      | Hence, maximum thermal resistance $R_{max} = \Delta T/Q = 105/12 = 8.75 \text{ °C/W}$                                                                                                                                                                                                                       |     |
|      | This required value for $R_{max}$ is <i>less</i> than the stated value for the PCB thermal resistance (10 °C/W), so, regardless of the thermal resistance of the leads, the thermal resistance is too high, hence this package is NOT OK for the IC.                                                        | (2) |
| e.   | T=20°C T=20°C T=20°C                                                                                                                                                                                                                                                                                        |     |
|      | ormow Sic Mamo                                                                                                                                                                                                                                                                                              |     |
|      | Rpcb Rleads Rtop Rheatsink/fan                                                                                                                                                                                                                                                                              |     |
|      | i) L                                                                                                                                                                                                                                                                                                        |     |
|      | ii) $T_{max} = 250  ^{\circ}\text{C}$ , hence $\Delta T = 250 - 20 = 230  ^{\circ}\text{C}$                                                                                                                                                                                                                 |     |
|      | Q = 30  W (given)                                                                                                                                                                                                                                                                                           |     |
|      | Two pairs of resistors in parallel, hence :                                                                                                                                                                                                                                                                 |     |
|      | $R_{total} = ((R_{pcb} + R_{lead}) * (R_{top} + R_{heatsink})) / (R_{pcb} + R_{lead} + R_{top} + R_{heatsink})$                                                                                                                                                                                             |     |
|      |                                                                                                                                                                                                                                                                                                             |     |

**EEE6214** 

|  | $\Delta T = Q(R_{total})$                                                                                                                                                                          |     |
|--|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|  | hence, rearranging leads to : Max. $R_{heatsink} = 10.5  ^{\circ}\text{C/W}$                                                                                                                       | (5) |
|  | iii) At high altitude the density of air will be less, hence the cooling provided by the fan will be less, hence the chip will be hotter than the safe maximum operating temperature and may fail. |     |

|   | 1  | Τ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <del>, , , , , , , , , , , , , , , , , , , </del> |
|---|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 3 | a. | i) MOSFET radiation damage: Radiation particles can easily produce e-h+pairs in SiO₂. Ionization energy of SiO₂ = 17eV. 1 rad generates 10¹³pairs/cm². Mobile electrons extracted, holes are trapped at the Si/SiO₂interface. Positive charge reduce the threshold voltage by ΔVt= Qox/Cox causing MOSFETs to turn on at lower applied voltage and large leakage currents.Vt can be large before irradiation, but thick oxide suffers large ΔV.  ii) Radiation creates e-h+ pairs which are trapped in defect sites in the fibre creating new energy levels that absorb light. This ↑ optical loss which can be observed from darkening of fibre. Amount of loss depends on dose, temperature, composition and uniformity of fibre.  iii) Photodiodes suffer surface currents from ionization (the bulk detector is insensitive to ionization) and increased dark current from physical formation of defects. Positive charge in passivation - leakage path shorting pn junction. Recombination of photogenerated carriers reduces signal. Localised breakdown could also occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (2)                                               |
|   | b. | accumulation  Au wire  Au wire/Al film contact  Thinner conductor, higher J  Oxide  Al film  Oxide  Al film  Slow diffusion  Au wire  Au wire  Au wire/Al film contact  Thinner conductor, higher J  Oxide  Al film  Substitution of GBs  Al film  Al |                                                   |
|   |    | lower in bulk Au wire than thin Al, leads to accumulation under joint – distortion/cracking  ii) Current density higher through thinner region over step leads to higher temp and enhanced electromigration. May also be a void increasing temperature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (2)                                               |

**(2)** 

**(2)** 

**(1)** 

**(5)** 

**c.** i)

$$MTTF^{-1} = Bj_e^n \exp \left[ -\frac{E_a}{kT} \right]$$

B is a constant,  $E_a$  is the activation energy and  $j_e$  is the current density. At low current densities n = 2.

ii)



- iii) Black's assumption supported at low J (ie. <2x10<sup>6</sup>Acm<sup>-2</sup>).
- iv)

$$AF = \left(\frac{J_{stress}}{J_{use}}\right)^{n} exp\left[-\frac{E_{a}}{k}\left(\frac{1}{T_{stress}} - \frac{1}{T_{use}}\right)\right]$$

$$AF = \left(\frac{4 \times 10^5}{2 \times 10^5}\right)^2 exp\left[-\frac{0.5}{8.617 \times 10^{-5}} \left(\frac{1}{373} - \frac{1}{303}\right)\right]$$

AF = 145.5

$$MTTF(use) = AF \times MTTF(stress) = 145.5 \times 2000 = 291000 = 33 years$$

| 4. | a. | a) i) gold wire displacement can be observed with X-radiography prior to opening package.  ii) intermetallics best observed using IR-microscopy (SAM only really useful for voids). Prep by removing backside of package.  iii) popcorn cracking using SAM (no removal of packaging needed) | (3)<br>(3)<br>(3) |  |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
|    | b. | Possible failure analysis process flow:  Examine prior to opening                                                                                                                                                                                                                           |                   |  |
|    |    |                                                                                                                                                                                                                                                                                             |                   |  |
|    |    | Microscope (corrosion, whiskers)                                                                                                                                                                                                                                                            |                   |  |
|    |    | X-ray radiation (internal geometry, physical defects, bond wires, solder)                                                                                                                                                                                                                   |                   |  |
|    |    | IR microscopy                                                                                                                                                                                                                                                                               |                   |  |
|    |    | Package opening/encapsulation removal                                                                                                                                                                                                                                                       | (3)               |  |
|    |    |                                                                                                                                                                                                                                                                                             |                   |  |

EEE6214 5

|    | Grid/mill lid off (check mechanical damage, corrosion, misalignments)                                                                                                                                                              |     |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | Internal examination initially using optical microscope (eg check facets for COD) then via SEM                                                                                                                                     |     |
|    | Remove chip and apply selective layer removal                                                                                                                                                                                      |     |
|    | e.g. for ESD, EOS, sub-surface evidence. Layer removal by ion milling once identified defect location. TEM of defect or SIMS analysis                                                                                              |     |
| c. | $Yield = 0.98^2 \times 0.99^8 \times 0.85 = \frac{75 \%}{}$                                                                                                                                                                        | (3) |
| d. | The critical area is the area that will cause a 'hard' failure of the circuit. This can be approximated to a square with a size determined by the inter-track spacing. If we assume equal track and gap, then, for a pitch of 1mm: |     |
|    | $A_c = 0.5 \times 0.5 \text{ mm} = 0.25 \text{ mm}^2$                                                                                                                                                                              |     |
|    | Hence:                                                                                                                                                                                                                             |     |
|    | $FY = (1 - \exp(-2 \times 0.25 \times 0.1)) / (2 \times 0.25 \times 0.1) = 1 - e^{-0.05} / 0.05 = 97.5 \%$                                                                                                                         | (5) |
|    |                                                                                                                                                                                                                                    |     |

GLW / KG