

and to flipflap delay = 7 + 7 = 14 ms

and to flipflap delay 14 +5 = 19 ms, allow Ins setup

19 +1 = 20 ms & 20 ms = 50 MHZ

(iv) Flip-flops may have enleved a meta stable condition

Ruce conditions in the combinational logic may lead to an incorrect input to the flip flops
being clocked in.





Switches data from one of the two inputs (A,B) to the output(Y) under the control of select (S) (3) S=0 pass A 9 S=1 pass B



| ALA | 23 | 72 | 2, | 70 |
|-----|----|----|----|----|
| 00  | (  | 1  | 1  | 0  |
| 01  | -  | f  | Ò  | 1  |
| 10  | 1  | 0  | 1  | 1  |
| 1 1 | 0  | (  | 1  | )  |

For each input combination, one output is set low as seen in the fruth table. All other outputs are high (3)



| 525,50 | F   |
|--------|-----|
| 000    | 960 |
| 000    | 0   |
| 100    | 9   |
|        | h   |

Each colona of

2-to-1 moltiplexers

has a common select

line. Data is

Selected as shown
in the fruith table







- - (ii)  $ABC + \overline{A}B + AB\overline{C}$ =  $AB(C+\overline{C}) + \overline{A}B = AB + \overline{A}B = B(A+\overline{A}) = B$
  - 6. (i) Moore output is formed from the present state
    Mealy output is formed from the state and 2

    the current input.
    - Binary coding 2' states requires n flip flops

      One Hot' one Clip flop per state is required.

      The state is indicated by a single flip flop

      being I' or hot'.
    - (III) Resetting = when a sequence is found,
      look for the next sequence starting again
      at the next bit.

      Non Resetting -> bits from a previous sequence
      (un be used in the next valid sequence.



A >> Reset State, single o'

B >> First 'I', C >> Second 'I'

D >> three i's, E >> Second 'o'

F >> three o's (2)

|   | Present | I | Next<br>State | output |
|---|---------|---|---------------|--------|
|   | A       | 0 | EB            | 0      |
|   | B       | 0 | A             | 0      |
|   | C       | 0 | A             | 0      |
|   | 0       | 0 | A<br>D        | -      |
|   | E       | 0 | F             | 0      |
| 4 | F       | 0 | B             |        |

## EEE119 12/13

| ,       |     |   | _  | _ |
|---------|-----|---|----|---|
| 4.9.    | x+y | _ | Xo | 4 |
| 1 8 0/0 |     |   |    | J |

$$\overline{x}_{ay} = \overline{x} + \overline{y}$$

| 29 | 2(+9) 7 | ty   x                       | y   x, y |
|----|---------|------------------------------|----------|
| 00 | x,y xy  | Same<br> X 9<br> 100<br> 000 | 2 + 9    |

b. \_\_(°)

C. R. Q

Active high SR Latch
Remains in stable state for S=R=0

Set with pulse of I' on S

Reset with pulse of I' on R

S=R=1 unstable race condition

| do | A B     | Q Q     | RS            |
|----|---------|---------|---------------|
|    | 000     | 0 2 2 0 | 10 A B PO R Q |
|    | R = S = | AB      | (A)           |