## **EEE225** Analogue and Digital Electronics JUNE 13 14 Digital Solutions

1. a. i) A transmission gate is formed when an nmos transistor is connected in parallel with a pmos transistor. It functions as an electronic switch controlled by input logic levels.



Both transistors are ON or OFF simultaneously, the nmos switch passes a good 0 but a poor 1. The pmos switch passes a good 1 but a poor 0. A bilateral switch results which passes a good 0 and good 1 in both directions.

(5)

ii) Open-Drain refers to a device where the drain terminal of the output transistor is unconnected. It must be externally connected to  $V_{DD}$  by an external pull-up resistor.



When 
$$x = 0$$
  $y = 0 > T3$  & T4 both off  
 $x = 0$   $y = 1 > T3$  is off  
 $x = 1$   $y = 0 > T4$  is off

Output F will be pulled HIGH in each case.

When x = 1 y = 1 > T3 & T4 are both on.

Output F will be connected to ground and LOW.

This gives the NAND function.

**(5)** 

b. The NAND gate will generally perform faster than the NOR gate. This is because nmos transistors have a lower 'on' resistance than pmos transistors. Thus a series connection of k nmos transistors will have a lower 'on' resistance than k pmos transistors for a given silicon area. As the NAND gate has a series connection of nmos devices, it can perform faster than the NOR gate which has pmos devices in its series connection.

**(4)** 

c. In a DMA transfer, a direct memory access controller (DMAC) receives a signal that a peripheral is ready to transfer data. As a result, the DMAC asserts a HOLD signal to the CPU which responds with a hold acknowledgement, HOLDA; at the same time, the CPU tri-states its data bus, address bus and control lines thus relinquishing control of the memory/IO space to the DMAC. At this point the DMAC transfers data between source and destination via itself by generating the necessary addresses and control signals. On completing the transfer, the DMAC de-asserts the HOLD signal whereupon the CPU de-asserts HOLDA and reclaims control of the busses. DMA is typically used for transferring significantly sized blocks of data between memory locations or between memory and the I/O space. The reason DMA is used is because transferring large blocks of data via the processor is very inefficient – most of the time involved is taken up by internal register transfers and 'housekeeping' tasks within the CPU resulting in a poor data transfer rate.

**(6)** 

2. a.



The data is stored on a capacitor which is accessed through a MOS transistor. The cell is accessed by setting the word line HIGH.

**(2)** 

To store a 1, a HIGH voltage is placed on the bit line which will charge the capacitor through the 'on' transistor. To store a 0, a LOW voltage placed on the bit line discharges the capacitor.

**(2)** 

To read from the cell, the bit line is pre-charged to a voltage halfway between HIGH and LOW. The word line is then set HIGH. The pre-charged bit line is pulled slightly higher or lower depending whether the capacitor voltage is HIGH or LOW. A sense amplifier is used to detect this small change and recover a 1 or 0 accordingly.

(3)

b.



Starting with the msb, each input to the DAC is set to a '1' one at a time in decreasing order of significance. For each setting, the DAC produces an output  $V_{out}$  which is compared with the input voltage  $V_{in}$ . If  $V_{out} > V_{in}$  the comparator will give a high output and the set bit in the register is retained. When all bits have been tried, the conversion is complete.

Step1, set SAR to 1000 22.3 is greater than 16 so keep bit Step2, set SAR to 1100 22.3 is less than 24 so reset bit Step3, set SAR to 1010 22.3 is greater than 20 so keep bit Step4, set SAR to 1011 22.3 is greater than 22 so keep bit

Hence 1011 = 22V is the approximation of 22.3V (4)

c. The sampling theorem states that the sampling frequency of a signal must be at least twice the highest frequency occurring in the sampled signal. The low-pass filter is necessary to remove frequency components above the Nyquist frequency in order to eliminate aliasing.

**(3)** 

EEE 225 June 2014 Q3 + Q4 solution guide.

\$\Psi(a)(i)\$ The solution to this question lies in finding Ico in terms of IBD. so that the ratio Ico/IBD can be found.



Ici = hrei IBD.

IB2 = IE1 = IC1 + IBD = hFE IBD + IBD.

Icz = hFEZ IBZ.

IcD = Ic1 + Ic2.

collect terms together and find Ico.



(ii) it is important first to recognise that the collector current of T, is considerably smaller than that of Tz since

$$I_{B2} = I_{E_1} = \frac{I_{C2}}{h_{RE2}}$$

You can assume if you like that IE, ≈ Ic, . If you don't make that assumption.

IEI = Ici + IBI = Ici (1+ 1/hpei).

Then you can calculate  $g_m$ , and  $g_{m2}$  and from those obtain  $r_{he}$ , and  $r_{he2}$ .

[0.385 mA/V, 38.5 mA/V, 520 ks, 5.2ks]

Ti = 
$$\frac{v_{bd}}{v_{bd}} = \frac{v_{bd}}{v_{bi}}$$
 $v_{bi} = v_{be} + v_{be} = v_{bd}$ 
 $v_{bd} = v_{be} + v_{be} = v_{bd}$ 

This allows Upd to be expressed in terms of ib, so is easily abtained.

. [1.57 Ms] Q3(b) (1)

- (1) BW of amph for with gain of 50 and 6BP of 40 MHz is given by  $BW = \frac{GBP}{gain} \cdot \left[ No \right].$
- (11) Here you need to remember that for a first order system,  $\Upsilon = \frac{1}{W_{3008}} = \frac{1}{2\pi f_{3008}}$

and that rise time = 2.27.

[438 ns]

(III) You need to remember that the max rate of change of voltage in a sinusoidal waneshape is Vpw. Note that the question asks for Vpeak to peak:

[7.96 V]

In parts (11) + (111) if you cannot remember the relationships needed they can be derived within a few minutes.

Q4 a.(i) 
$$\frac{Z_1}{R_1}$$
  $\frac{Z_2}{R_2}$   $\frac{Z_1}{R_3}$   $\frac{Z_2}{R_3}$   $\frac{Z_1}{R_3}$   $\frac{Z_2}{R_3}$   $\frac{Z_1}{R_3}$   $\frac{Z_2}{R_4}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_2}{R_5}$   $\frac{Z_4}{R_5}$   $\frac{Z_5}{R_5}$   $\frac{Z_5$ 

(11) This is simply a matter of manipulating the three relationships given.

$$k = \frac{R_3}{R_1 + R_2} = \frac{R_3/R_1}{1 + \frac{R_2}{R_1}}$$

$$\frac{f_1}{f_0} = \frac{\frac{R_1 + R_2}{2\pi C R_1 R_2}}{\frac{1}{2\pi C R_2}} = 1 + \frac{R_2}{R_1}$$

finding  $\frac{R_3}{R_1}$  and  $\frac{R_2}{R_1}$  from here is straightforward.

$$f_0 = \frac{1}{2\pi cR_2}$$
 leads directly to  $cR_2$  [3.18 ms, 200, 19]

R3 should have a value somewhere in the range Iku to IMv. A number of component value are OK.



You should be able to tell easily from the Vo expression that I.f. gain < h.f. gain - even if you got part (1) wrong.

b (1) Signal to Noise ratio is what it says. The only thing you need to remember is that it is a mean-squared voltage ratio. 5/N measures signal quality at some point in the circuit so it cannot provide any system noise information.



The noise at the amphrer input is due to three contributors

$$\overline{V_{ni}^2} = 4kTR_s + \overline{V_{n}^2} + \overline{I_{n}^2}R_s^2 \qquad V^2H_z^{-1}$$

$$\overline{V_{no}^2} = A^2 \overline{V_{nn}^2} \qquad V^2H_z^{-1}$$

The meter reads the root of the integrated noise  $v_{meter} = \sqrt{v_{no}^2 \times BW} V$ 

[IIMV]

b(III). To get an output signal to noise ratio of unity

 $P_{Signal} = Integrated output noise$ or  $\frac{V_{P}^{2}}{2R} = \frac{\overline{V_{no}^{2}} BW}{R}$ 

and because R is common to both signal and noise it can be cancelled. This gives  $V_p^2$  at the amphier output — the guestion asks for  $V_p$  at the input which is of course A times smaller than  $V_p$  at the output

[1.57,uV]

(Z)

05

a (i) Given NA and ND

It |NA-ND| >> ni it is extrinsic

If |NA-ND| < ni it is intrinsic

(ii) NA 2 P at RT (1)

 $(iii) \qquad n p = ni^2 \qquad (1)$ 

(1V) The Ferni Level is the energy where the probability of occupancy by an electron is 50% or 0.5

b(i)  $\overline{b} = nie(\mu e + \mu h) = 2 \times 10^{12} \times 1.6 \times 10^{19} \times 0.89$ = 2.85 × 10<sup>-7</sup> (1)

Doping it increases conductivity by  $5\times10^5$ , so  $2.85\times10^{-7}\times5\times10^5 = 0.1425$ 

 $Ne \mu e = 0.1425$   $N = 0.1425 (0.85 \times 1.6 \times 10^{-19})$   $= 1.05 \times 10^{18} \text{ m}^{-3}$  = (2)

To get our LED we need a p-N junction so dope top layer with acceptors 10<sup>21</sup> n<sup>-3</sup> is sufficient to make it a p-type serviconductor as (10<sup>21</sup> - 10<sup>18</sup>) >> N; (3)

(ii) Top layer  $NA = P = 10^{21} \text{ m}^3$  $N = \frac{N_1^2}{P} = \frac{(2 \times 10)}{(0^{21})^2} = \frac{4 \times 10}{(9^{21})} = \frac{4 \times 10}{(2)}$ 



LED Bond structure in equilibrium

(3)



(3)

ohmic schottky gate Johnic

n+ frampt n+

gate oxide conducting electron channel

(4)

P-type silicon

At low tive gate voltage, holes repelled from under gate. At higher Vg, electrons accumulate and form à conducting chainel between Source + drain. Vds causes a current to from between S+D when channel is formed.

- Saturation of drain current occurs when  $Vds \gg Vgs V\tau$ (5)
- To obtain Ids, substitute Vds = Vgs-VT into the expression given

(2)

(c) 
$$Vds = Vgs$$
 when drain connected to gate

$$Ids = \mu e \left(\frac{Vds - V_{7}}{2}\right)^{2}$$

$$2.77 = \frac{(5-V_T)^2}{(4-V_T)^2}$$
, taking square root

$$(4-V\tau)$$
 1.66 = 5-V\tau  
6.66-5 = 1.66 V\tau-V\tau  
1.66 = 0.66 V\tau  
V\tau = 2.51 V

IMA = 
$$\mu e \left(\frac{4-2.51}{2}\right)^2 = \mu e \left(\frac{9}{2}\right)^{1/1}$$

$$0.9 \text{ mA V}^{-1} = \mu e cg$$
 (1)

When 
$$Vd_1 = 6V$$
,  $Id_5 = 0.9 \times 10^{-3} (6-2.51)^2 = 5.48 \text{ mA}$ 

$$\ell^{2} = \frac{0.15 \times 10^{-12}}{0.9 \times 10^{-3}} = 0.166 \times 10^{-9} \text{ M}$$