# Memory Addressing

- Instruction Formats
- Addressing Modes
- Intel 8086 Architecture

### Memory Resources

Instructions are stored in RAM or ROM as a program.

The program is executed, a line at a time, with addresses provided by a counter known as the *Program Counter*.

The program counter can count up or load a new address based on an instruction and, optionally, information from status flags.

EEE336/NJP/L10

These resources are visible to the programmer at the assembly level.

These sizes are just examples.

Program counter (PC)

Instruction memory 2<sup>15</sup> x 16

Register file 8 x 16

Data memory 2<sup>15</sup> x 16

### **Program Instructions**

A microprocessor uses a sequence of *instructions* to control its operation.

An typical instruction specifies:

- the operation to be performed (opcode)
- the operands to use for the operation
- where to place the results of the operation
- which instruction to execute next (in some cases)

Example: 32 bit MIPS instruction format

| opcode | rs | rt | rd | shift amount | function variant |
|--------|----|----|----|--------------|------------------|
| 6      | 5  | 5  | 5  | 5            | 6                |

| 31 | 26     | 21     | 16     | 11          | 6          | 0      |
|----|--------|--------|--------|-------------|------------|--------|
|    | ор     | rs     | rt     | rd          | shamt      | funct  |
|    | 6 bits | 5 bits | 5 bits | 5 bits      | 5 bits     | 6 bits |
| 31 | 26     | 21     | 16     |             |            | 0      |
|    | ор     | rs     | rt     |             | imm ediate |        |
|    | 6 bits | 5 bits | 5 bits |             | 16 bits    |        |
| 31 | 26     |        |        |             |            | 0      |
|    | ор     |        | tar    | get address |            |        |
|    | 6 bits |        |        | 26 bits     |            |        |

- Variations of the instruction format are possible and can be interpreted from the opcode.
- In this example, the 5-bit register address enables 32 registers to be addressed in a register file.



#### Internal Register Transfer Instructions

Instructions are separated into fields. The number of bits in the opcode depends upon the number of operations in the instruction set.

#### m bits gives 2<sup>m</sup> operations

The designer chooses the bit pattern for each operation.



(c) Jump and Branch

## (a) Register

| 15     | 9 | 8 6                       | 5 3                    | 2 | 0                      |
|--------|---|---------------------------|------------------------|---|------------------------|
| Opcode |   | Destination register (DR) | Source register A (SA) |   | Source register B (SB) |

This format supports instructions represented by:

$$R1 \leftarrow R2 + R3$$

 $R1 \leftarrow shl R2$ 

There are three 3-bit register fields:

DR - specifies destination register (R1 in the examples)

SA - specifies the A source register (R2 in the first example)

SB - specifies the B source register (R3 in the first example and R2 in the second example)

Why is R2 in the second example SB instead of SA?

The source for the shifter in the datapath to be used in this implementation is Bus B rather than Bus A

### (b) Immediate



This format supports instructions described by:

$$R1 \leftarrow R2 + 3$$

The B Source Register field is replaced by an Operand field OP which specifies a constant.

The Operand:

3-bit constant

Values from 0 to 7

8

### (c) Jump and Branch



This instruction supports changes in the sequence of instruction execution by adding an extended, 6-bit, signed 2s-complement *address offset* to the Program Counter value

The 6-bit Address (AD) field replaces the DR and SB fields

Example: Suppose that a jump is specified by the Opcode and the PC contains 45 (0...0101101) and Address contains –12 (110100). Then the new PC value will be:

$$0...0101101 + (1...110100) = 0...0100001 (45 + (-12) = 33)$$

The SA field is retained to permit jumps and branches based on the contents of Source register A (e.g. JZ, jump on zero)

EEE336/NJP/L10

9

### Memory Transfer Instructions

- Most instructions require data
- How is the data derived from the operand of the instruction?
- Any instruction may consist of two parts:
  - operation
  - operand(s)
- usually stored consecutively in main memory
- Operations can take zero, one or two operands

| Operation |  |
|-----------|--|
| Operand 1 |  |
| Operand 2 |  |
|           |  |

memory

| Operation | operand1 | operand2 |
|-----------|----------|----------|
|-----------|----------|----------|

typical instruction format

Within the operation code, there will be bits which describe the addressing mode for operands 1 and 2. The addressing mode relates operand to actual data. There are several ways in which the operands of the instruction relate to the data:



### Implied Mode

The operand is specified implicitly in the in the definition of the opcode. An example of this is the Intel 8085 command CMA.

This is an instruction to complement the accumulator. It is an implied mode instruction because the operand in the accumulator register is implied in the definition of the instruction.

### Immediate Addressing

The operand is specified in the instruction itself. Useful for initializing registers to a constant value.

#### Advantages:

- Immediate operands are fetched from memory at the same time as the instruction itself and are thus immediately available for use
- Does not require an extra memory reference to fetch operand
- Fast
- Useful when small integer constants are required Disadvantages:
- Only a constant can be supplied
- Value of constant is limited by the size of the field

## Register Addressing

Operand is held in a processor register R which is named in the address field.

#### Advantages:

- Only a small address field required
- Shorter instructions
- No memory access, very fast execution
- Useful for variable which are accessed frequently such as loop variables

#### Disadvantages:

- The number of registers is limited
- Limited address space

### Register-Indirect Mode

Operand is held in a memory cell pointed to by the contents of register R, i.e. the register in the processor contains the address of the operand in memory. This gives a larger address space than Register Direct addressing but requires one more memory access.

Effective Address = [R]

Auto-increment or auto-decrement are similar to register-indirect mode. In this mode, the address in the register is incremented or decremented after it has been used. This is useful when dealing with an array of data in memory.

## Register Indirect Addressing



## Displacement Addressing

A = base value, R = register that holds displacementEffective address = A + [R]



## Versions of Displacement Addressing

#### Relative Addressing

A version of displacement addressing

R = Program Counter

Effective address = A + [PC]

i.e. get operand from A cells from current location pointed to by PC

#### Base-Register Addressing

A holds displacement R holds pointer to base address e.g. segment registers in 80x86

## Direct Memory Addressing

Instruction address field gives the address of the operand in memory.

#### Advantages:

- Single memory access to retrieve data
- No calculations to work out the effective address of the data
- Fast access for global variables which are widely used

#### Disadvantages:

- Can only be used to access global variables whose address is known when the program is compiled
- Instruction will always access the same memory location. The value can change but the location cannot
- Limited address space

EEE336/NJP/L12

19

Instruction --->

Opcode

Mode

Address A

PC = 250

**ACC** 

Opcode: Load ACC

Mode: Direct address

A: 500

Operation:  $ACC \leftarrow 800$ 

The second word at address 251contains the address field A and is 500.

#### Memory

250 Opcode Mode

251 Address A

252 Next Instruction

Program

500

Program

800

Instruction →

Opcode

Mode

Address A

Two memory accesses are required to retrieve the complete instruction and the PC is then incremented to point to the next instruction at 252.

Execution of the instruction results in the operation:

$$ACC \leftarrow M[A]$$

As A = 500 and M[500] = 800, the accumulator receives the value 800.

$$PC = 252$$

$$ACC = 800$$

## Indirect Memory Addressing



Opcode

Address A

#### Advantages:

- Large address space
- May be nested effective address = [[[A]]]

#### Disadvantages:

- Multiple memory accesses are required to obtain the operand
- Thus, slower than direct addressing

#### Indexed Addressing

Works in a similar way to Base-Register Addressing. The instruction contains a base address and a displacement.

EEE336/NJP/L12

23

| Dire     | ect: <b>OP Ope</b> i | <b>rand</b> Indire | ect: <b>OP (Ope</b> ) | rand) Indexed | d: <b>OP Base.</b> ( | Disp) |
|----------|----------------------|--------------------|-----------------------|---------------|----------------------|-------|
|          | OP                   |                    | OP                    |               | OP                   |       |
|          | Operand              |                    | Operand               |               | Base                 |       |
|          |                      |                    |                       |               | Disp                 |       |
|          |                      |                    |                       |               |                      |       |
|          |                      | Operand:           | XYZ                   | Disp:         | Offset               |       |
|          |                      |                    |                       |               |                      |       |
| Operand: | Data                 | xyz:               | Data                  | Base:         |                      |       |
|          |                      |                    |                       |               |                      |       |
| Mode     | Sup                  | ports              |                       |               |                      |       |
| Direct   | Gen                  | eral variable      | ?S                    | Base+Offset:  |                      |       |
| Indirec  |                      | nters              |                       | '             |                      |       |
| Indexe   | d Date               | a Arrays           | EEE336/NJP/L10        |               |                      |       |

#### Intel X86 Architecture



EU – executes instructions

BIU – fetches instructions, reads operands, writes results

While instructions are executing, the BIU can fetch more instructions from memory which it holds in a queue. This improves performance because the processor can execute an instruction at the same time as fetching an instruction from memory. This is known as pipelining.



## Segment Registers

In the 8086, 20 address bits can address 1MB of data. It has 16 bit registers and data, so how is the 20 bit address formed?

There are four 16 bit segment registers (CS, DS, SS, ES)
Each represents the starting address of a 64K block of memory.

To form an address, a segment address is combined with an offset address contained in the instruction pointer (IP)

#### memory space 1MB

| FFFFF |               |
|-------|---------------|
| F0000 |               |
| E0000 |               |
| D0000 | Extra segment |
| C0000 |               |
| B0000 | Stack segment |
| A0000 |               |
| 90000 | Data segment  |
| 80000 |               |
| 70000 | Code segment  |
| 60000 |               |
| 50000 |               |
| 40000 |               |
| 30000 |               |
| 20000 |               |
| 10000 |               |
| 00000 |               |

The segment address is shifted four bits to the left and added to the offset address.



The address is shown in assembly language as CS:IP

This strategy makes it easy to relocate code within the memory space.