# **UVM Learning**

My Journey to Mastering Universal Verification Methodology

Documented By: Hamza Shabbir

Revision: V4.0

# Table of Contents

| WI  | nat is UVM (Universal Verification Methodology) ? | 4   |
|-----|---------------------------------------------------|-----|
|     | Key Features of UVM:                              | 4   |
|     | Core Components of UVM:                           | 5   |
| Ok  | ejective of this Document                         | 6   |
| Int | egration of UVM Components                        | 7   |
|     | Top Module Overview                               | 7   |
|     | Components of the Top Module                      | . 7 |
|     | Pictorial Representation                          | 8   |
|     | UVM Test Overview                                 | 9   |
|     | GPIO Base Test Overview                           | 9   |
|     | Pictorial Representation                          | 10  |
|     | Extended Test Overview                            | 10  |
|     | UVM Sequence Item Overview                        | 12  |
|     | AXI4 Lite Sequence Item                           | 12  |
|     | GPIO Sequence Item                                | 13  |
|     | UVM Sequence Overview                             | 15  |
|     | Virtual Sequences in UVM                          | 15  |
|     | Test Sequences                                    | 15  |
|     | UVM Configure Database Overview                   | 18  |
|     | Key Features of UVM Config DB:                    |     |
|     | UVM Configure Objects Overview                    | 18  |
|     | Key features of configuration objects include:    | 18  |
|     | UVM Driver Overview                               | 19  |
|     | GPIO Driver Overview                              | 19  |
|     | Pictorial Representation                          | 19  |
|     | AXI4 Lite Driver Overview                         | 20  |
|     | Pictorial Representation                          | 20  |
|     | UVM Monitor Overview                              | 21  |
|     | GPIO Monitor Overview                             | 21  |
|     | Pictorial Representation                          | 21  |
|     | AXI4 Lite Monitor Overview                        | 22  |
|     | Pictorial Representation                          | 22  |
|     | UVM Agent Overview                                | 23  |
|     | GPIO Agent Overview                               | 23  |
|     | Agent Behavior:                                   | 23  |
|     | Pictorial Representation                          | 24  |
|     | AXI4 Lite Agent Overview                          | 24  |
|     | Agent Behavior:                                   | 25  |
|     | Pictorial Representation                          | 25  |
|     | UVM Scoreboard Overview                           | 26  |
|     | GPIO RAL Overview                                 | 27  |
|     | GPIO Registers                                    | 27  |

| GPIO Register Block       | 28 |
|---------------------------|----|
| GPIO Register Adapter     |    |
| Pictorial Representation  |    |
| UVM Environment Overview  |    |
| GPIO Environment Overview | 31 |
| Pictorial Representation  | 33 |
| Conclusion                |    |

# What is UVM (Universal Verification Methodology)?

Universal Verification Methodology (UVM) is a standardized framework used in the semiconductor industry for the functional verification of digital designs, such as integrated circuits (ICs) and system-on-chip (SoC) designs. It is built on top of SystemVerilog, a hardware description and verification language (HDVL), and provides a powerful, reusable, and scalable approach to building verification environments.

### Key Features of UVM:

- 1. **Standardized Framework:** UVM is maintained by Accellera Systems Initiative, ensuring standardization and compatibility across EDA tools (e.g., Synopsys VCS, Cadence Xcelium, Mentor Graphics Questa).
- 2. **Reusable Components:** UVM encourages the development of reusable components, such as drivers, monitors, and scoreboards, that can be shared across different projects or reused within the same project.
- 3. **Scalable Architecture:** UVM supports small-scale block-level verification as well as large-scale SoC-level verification through hierarchical testbench structures.
- 4. Coverage-Driven Verification (CDV): UVM integrates functional coverage techniques, enabling verification teams to measure the completeness of their tests and ensure all scenarios are exercised.
- 5. Built-in Debugging and Reporting Mechanisms: UVM provides powerful logging and reporting capabilities, making it easier to debug complex verification environments.
- 6. **Transaction-Level Modeling (TLM):** UVM uses TLM communication for high-level modeling, allowing for efficient data exchange and decoupling of components.

### Core Components of UVM:

The Universal Verification Methodology (UVM) framework provides a systematic approach for creating testbenches. It is centered around a class-based architecture that organizes verification components and ensures scalability and reusability. In addition to the core UVM components, incorporating config objects and the Register Abstraction Layer (RAL) enhances flexibility, maintainability, and the ease of managing complex designs. Here is a general breakdown of these components:

#### 1. Driver

• The driver interacts directly with the DUT (Design Under Test) by converting abstract transactions into pin-level signals. It typically sends stimuli to the DUT's interfaces, simulating the real-world interactions for testing purposes.

#### 2. Monitor

A monitor observes the DUT's activity without interacting with it directly. It
collects data from the DUT's interfaces and may also extract functional
coverage or perform scoreboard comparison.

#### 3. Sequencer

• The sequencer controls the flow of stimulus generation by managing sequences of transactions. It coordinates with sequences to automate stimulus creation and can generate both random and directed test cases.

#### 4. Agent

 An agent is a collection of related components (driver, sequencer, and monitor) that operates on a specific interface of the DUT. It encapsulates everything needed to interact with a particular DUT interface, providing a cohesive unit for testing.

#### 5. Environment

 The environment is the top-level container that instantiates and configures all components, including agents, drivers, and monitors. It is responsible for integrating all parts of the testbench and managing the configuration across different components.

#### 6. Scoreboard

 The scoreboard compares the DUT's outputs against expected results. It can be used to track data correctness and verify that the DUT is operating as intended under the stimulus provided.

#### 7. Test

• The test controls the simulation by defining the specific sequences to run, configuring the environment, and overseeing the execution of the verification

process. It coordinates when and how different components are activated during simulation.

#### 8. Config Objects

 Config objects provide a method to pass global configuration data between components without hardcoding values into individual components. They improve reusability by allowing parameters to be set and shared at runtime, ensuring that all parts of the testbench are aligned with the same configuration.

#### 9. Register Abstraction Layer (RAL)

 RAL abstracts the manipulation of DUT registers, providing a higher-level interface for reading and writing values to registers. This abstraction improves the maintainability of testbenches and simplifies interactions with complex register maps. It helps in automating tasks like register initialization, checks, and the verification of register values.

# Objective of this Document

This document showcases my implementation of a basic UVM framework for verifying a GPIO design with an AXI4-Lite interface. It serves as a practical guide for developing a UVM-based testbench, highlighting how UVM concepts can be applied to a design involving GPIOs and AXI4-Lite interactions. The GPIO design, integrated with the AXI4-Lite interface, facilitates communication with external components in a simple and efficient manner, making it a suitable example for those learning UVM.

The framework includes essential UVM elements such as sequences, drivers, monitors, and agents to test the GPIO functionality. The testbench checks various GPIO operations, including read/write to registers, configuring pin directions, and setting the output states. The AXI4-Lite interface is used for communication with the GPIO, enabling transactions that are simulated and validated within the UVM framework.

Additionally, this document ties closely to my GitHub repository, "GPIO\_UVM\_Framework", which hosts the GPIO design example along with other resources. The repository provides code examples, simulations, and practical insights, making it an excellent resource for anyone looking to understand UVM and AXI4-Lite interface verification. Through hands-on learning, the repository complements this document by offering an in-depth exploration of UVM concepts applied to a real-world design.

# Integration of UVM Components

### Top Module Overview

The Top Module in a UVM testbench acts as the central component that integrates and manages various subcomponents, including interfaces and the Design Under Test (DUT). In this updated design, the top module incorporates two primary interfaces:

AXI4-Lite Interface: Used for communication with the DUT via the AXI4-Lite protocol. GPIO Interface: Provides control over General-Purpose Input/Output pins for the DUT. The top module instantiates both the DUT and the interfaces, generating the necessary clock and reset signals for the design. It also manages the execution of the test by including a run test command, allowing the testbench to be easily controlled and executed.

Additionally, the UVM Configuration Database (config\_db) is utilized to share both the AXI4-Lite and GPIO interfaces across the testbench components. This ensures that all UVM components such as the driver, monitor, sequencer, and other agents have seamless access to the interfaces, enabling efficient stimulus generation and monitoring.

### Components of the Top Module

- 1. **Interfaces:** The interfaces define the signals used for communication between the testbench and the DUT. In this case, the top module manages two distinct interfaces:
  - a. AXI4-Lite Interface: Handles the data transfer between the testbench and DUT using the AXI4-Lite protocol. It supports read and write operations, address handling, and provides the necessary signal connectivity for these transactions.
  - b. GPIO Interface: Provides control signals (input/output) for interacting with the DUT's GPIO pins. It allows the testbench to stimulate the DUT's GPIO pins and observe their behavior.

Both interfaces are registered in the config\_db, which ensures they are globally accessible to all components in the testbench, such as the driver, monitor, sequencer, and predictor. This setup enables all components to interact with the DUT through these interfaces without needing to pass them explicitly between components.

- 2. **Design Under Test (DUT):** The DUT in this example could be a GPIO controller with an AXI4-Lite interface. The DUT will have GPIO pins that can be controlled by the testbench, and it will also support AXI4-Lite transactions for configuration and data exchange. The DUT could include functionalities like:
  - a. GPIO Configuration: Setting GPIO pins as inputs or outputs.
  - b. GPIO Operations: Writing to and reading from the GPIO pins.
  - c. AXI4-Lite Control: Handling read/write requests from the AXI4-Lite interface for configuring GPIO settings.

By leveraging the config\_db in the top module, the GPIO and AXI4-Lite interfaces are made available to the DUT's internal components as well as the entire UVM testbench, ensuring consistent and seamless interaction.

- 3. **Clock and Reset Generation:** The top module generates the clock and reset signals that drive the simulation. The clock drives the sequential operations of the DUT, while the reset signal ensures that the DUT starts from a known state before each test case.
- 4. **Run\_Test Command:** The top module includes the run\_test command, which is used to start the execution of the test. This command initiates the stimulus generation, simulation, and verification process. The run\_test function may configure the environment, start the sequencers, and trigger the execution of the testbench components.



#### **UVM Test Overview**

A UVM test is the starting point of the simulation in a UVM-based verification environment. It acts as the main control unit that initializes and coordinates the testbench components, sequences, and scenarios required for verification. The UVM test defines the high-level behavior and stimuli for the Design Under Test (DUT) by interacting with other UVM components like the environment, sequencer, and driver. It typically extends the uvm\_test base class and overrides its phases to configure and execute the testbench.

#### **GPIO** Base Test Overview

The gpio\_base\_test class is a fundamental component in the GPIO verification framework, built on the principles of the Universal Verification Methodology (UVM). As a specialized extension of the uvm\_test base class, it orchestrates the initialization and configuration of the testbench environment, ensuring seamless integration and interaction among its components. At its core, the class provides a modular and reusable foundation for verifying the GPIO functionality, adhering to best practices for scalability and maintainability.

The class begins by instantiating configuration objects for key components, including the GPIO environment, the AXI4-Lite agent, and the GPIO agent. Each configuration object is dynamically created using the UVM factory, promoting flexibility and reusability. These objects are then tailored with critical parameters such as agent activity states, memory address ranges, and timeout cycles. The configuration objects are stored in the UVM Configuration Database (uvm\_config\_db), ensuring centralized access and promoting efficient data sharing across the testbench.

An integral feature of the gpio\_base\_test is its ability to retrieve and bind virtual interfaces for both GPIO and AXI4-Lite agents from the config\_db. By associating these interfaces with the respective configuration objects, the testbench establishes robust communication channels between the agents and the Device Under Test (DUT). The creation of the GPIO environment (gpio\_env\_h) further integrates these agents, dynamically enabling or disabling additional components like the scoreboard and functional coverage based on test requirements.

The gpio\_base\_test class also supports the initialization of virtual sequences through its init\_vseq function. This function dynamically connects the virtual sequences to the sequencers of active agents, ensuring a flexible setup that adapts to varying test scenarios. Robust error-checking mechanisms are implemented throughout the class, with missing configurations or interfaces triggering explicit error messages to aid debugging.

In summary, the gpio\_base\_test class exemplifies a structured approach to UVM-based verification. By leveraging dynamic instantiation, centralized configuration management, and modular design principles, it lays the groundwork for a scalable, maintainable, and efficient verification framework. This ensures that the GPIO functionality is thoroughly validated, aligning with industry standards and best practices.

### Pictorial Representation



#### **Extended Test Overview**

- 1. **GPIO Port Test:** The gpio\_port\_test class focuses on verifying the functionality of the GPIO ports in the system using UVM. It extends the base test class and integrates the GPIO test environment and agent configuration. The test follows a structured approach where it raises an objection during the test, initiates a sequence to test GPIO operations, and then drops the objection after the sequence is completed. This ensures effective testing of the GPIO interface while maintaining a modular test structure that can be easily extended.
- 2. **AXI4 Lite Test:** The axi4l\_test class tests the AXI4 Lite interface using the UVM framework. Similar to the GPIO test, it inherits the base class configuration and setup. The test focuses on validating the AXI4 Lite interface by running a sequence that exercises its operations through the AXI4 Lite agent's sequencer. It raises and drops objections to control the test flow, ensuring the proper functionality of the interface.
- 3. **GPIO RAL Test:** The gpio\_ral\_test class extends the base test and specifically tests the GPIO Register Abstraction Layer (RAL) by validating the register read and write operations. This test ensures that the RAL correctly models the GPIO hardware registers. During the build phase, the GPIO register map is configured, and the environment configuration is set up in the UVM Config DB. The test runs two sequences (ral\_write\_sequence and ral\_read\_sequence) to simulate register transactions, ensuring both read and write operations are validated concurrently. After the sequences, the objection is dropped, marking the completion of the test.
- 4. **Virtual Sequence Test:** The virt\_seq\_test class focuses on coordinating multiple sequences across different agents (GPIO and AXI4 Lite) using a virtual sequencer. This test begins by retrieving the GPIO environment configuration from the UVM Config DB and setting up the necessary agents. During the run phase, it raises an objection, initializes the virtual sequence by linking it to the respective virtual

sequencers of the agents, and starts the sequence. After the sequence completes, the objection is dropped. This approach ensures seamless integration and synchronized testing of both GPIO and AXI4 Lite interfaces, promoting modularity and reusability for complex verification scenarios.

In all four test classes, the UVM methodology is leveraged to create modular, reusable tests that ensure the correct operation of GPIO ports, AXI4 Lite interfaces, GPIO RAL models, and multi-agent coordination in the system. These tests follow a structured approach with objections to control simulation flow, and they can be extended for additional functionalities or more detailed testing scenarios.

### UVM Sequence Item Overview

A UVM Sequence Item is a fundamental element in the UVM methodology used to represent the transactions that occur between the testbench components and the DUT. It acts as a data carrier, encapsulating the stimulus information such as control signals, data, or operation types needed for a specific test scenario. The sequence item is extended from the uvm\_sequence\_item base class, which provides built-in methods for randomization, printing, comparison, and copying, making it easier to create reusable and flexible test scenarios.

### **AXI4** Lite Sequence Item

The axi4l\_sequence\_item is a class derived from uvm\_sequence\_item, designed for creating and handling AXI4-Lite transactions in a UVM-based verification environment. It encapsulates the attributes, operations, and response data required for verifying the AXI4-Lite interface functionality.

#### **Attributes:**

- 1. **Addr:** An address value (logic[addr\_width-1:0]) representing the address of the transaction, constrained to ensure it is word-aligned (addr\_aligned constraint) and falls within a specified range (addr\_range c` constraint).
- 2. Write: A flag (bit) indicating whether the operation is a write (1) or a read (0).
- 3. Wdata: The data (logic['data width-1:0]) to be written in case of a write operation.
- 4. **Wstrb:** A strobe signal (logic[(data\_width/8)-1:0]) indicating the valid byte(s) during a write operation. It is constrained to ensure that the value is non-zero when write is true (wstrb\_non\_zero` constraint).
- 5. **Rdata:** The read data value (logic[`data\_width-1:0]), captured when the transaction is a read.
- 6. **Resp:** A 2-bit response signal (logic[1:0]) representing the status of the transaction, typically indicating success or error.

#### **Methods:**

- 1. **convert2string:** Converts the sequence item into a human-readable string for easier inspection and debugging. It returns a formatted string displaying key attributes such as addr, write, wdata, wstrb, rdata, and resp.
- 2. **do\_copy:** Copies the contents of another axi4l\_sequence\_item object to this one. It ensures compatibility by casting the other object to the same type, then copying the values of all attributes.
- 3. **do\_compare:** Compares two axi4l\_sequence\_item objects to determine if they are equal. This function compares the values of all attributes, including address, data, write flag, strobes, and response, using the UVM comparison mechanism.

#### **Constraints:**

- 1. **addr aligned:** Ensures that the address is word-aligned.
- 2. **wstrb\_non\_zero:** Ensures that at least one byte is valid during a write operation when the write flag is set.
- 3. **addr\_range\_c:** Restricts the address to a valid range, ensuring it is within the specified lower and upper bounds.

The axi4l\_sequence\_item class encapsulates the key attributes and functionalities needed for verifying AXI4-Lite transactions in a UVM-based environment. It allows for creating, copying, and comparing AXI4-Lite transactions while ensuring that the attributes adhere to necessary constraints. The class helps in generating and validating AXI4-Lite read and write operations, making it a vital component for verifying the functionality of AXI4-Lite interfaces in a UVM testbench.

#### **GPIO** Sequence Item

The gpio\_sequence\_item class is a UVM sequence item designed for simulating and verifying GPIO (General Purpose Input/Output) transactions in a UVM-based verification environment. This class encapsulates the data and control signals needed to model GPIO read/write operations, allowing for thorough verification of GPIO functionality.

#### **Attributes:**

- 1. data\_in: A random 32-bit vector (logic[`NUM\_PINS-1:0]) representing the input data for the GPIO pins. This data is provided when performing a write operation.
- **2. is\_read:** A flag (bit) indicating the type of operation: a 0 represents a write operation, and a 1 represents a read operation. This allows the sequence item to toggle between reading and writing the GPIO.
- **3. data\_out:** A logic vector (logic[`NUM\_PINS-1:0]) representing the output data from the GPIO pins, typically used during read operations to capture the response from the GPIO.

#### **Methods:**

- 1. **convert2string:** Converts the sequence item into a human-readable string for easier debugging and inspection. It provides a formatted string displaying data\_in, is\_read, and data\_out values.
- **2. do\_copy:** Copies the contents of another gpio\_sequence\_item object to the current one. It ensures compatibility by casting the other object to the same type and copying the values of data in, is read, and data out.
- **3. do\_compare:** Compares two gpio\_sequence\_item objects to check for equality. It compares the values of all attributes and uses the UVM comparison mechanism to perform the comparison.

#### **Constraints:**

The class does not define additional specific constraints in this version but can easily be extended to add pin-related restrictions or any other conditions required for the simulation.

The gpio\_sequence\_item class provides a flexible way to model GPIO transactions, allowing for both read and write operations on GPIO pins. By encapsulating the necessary control and data signals, it simplifies the process of generating test sequences and comparing results in a UVM testbench. This sequence item ensures that the verification of GPIO functionality can be performed effectively, making it a useful component for simulating GPIO interactions in digital designs.

### **UVM Sequence Overview**

In UVM, a sequence is a set of ordered transactions or sequence items that are sent to the Design Under Test (DUT) to verify its functionality. A sequence is responsible for generating a series of operations or tests, which are driven to the DUT through a sequencer. The UVM framework allows sequences to be executed in parallel or sequentially, making them flexible for various testing scenarios.

Sequences play a crucial role in creating stimulus for the DUT. They define the operations in terms of transactions and handle the flow of data through the UVM environment. The sequencer acts as the intermediary between the sequence and the driver, ensuring the proper execution of transactions. Sequences can be reused and extended, supporting scalable and maintainable testbench development.

### Virtual Sequences in UVM

A virtual sequence is a specialized sequence used to coordinate multiple regular sequences running on different sequencers, typically across multiple agents. It is not directly linked to a single sequencer; instead, it operates through a virtual sequencer, which holds references to the sequencers of all the participating agents. This makes virtual sequences essential for testing complex systems that require synchronized operations across multiple interfaces.

Virtual sequences allow test scenarios to be orchestrated at a higher level, ensuring that sequences on different agents are initiated, synchronized, and completed in the correct order. For instance, a virtual sequence may start a GPIO operation sequence on one agent while simultaneously initiating an AXI4 Lite transaction sequence on another agent, ensuring that the interactions between the two are correctly verified.

By incorporating virtual sequences, the UVM methodology provides enhanced flexibility and control for designing advanced and coordinated test scenarios. This ensures better coverage, reusability, and modularity in the verification environment.

### **Test Sequences**

In UVM-based verification, test sequences are a key component for verifying and validating the functionality of a Design Under Test (DUT). A sequence is a collection of ordered transactions or sequence items that simulate different operations or interactions with the DUT. Each sequence targets specific functionalities or behaviors, such as GPIO operations, memory transactions via AXI4-Lite, or register interactions through the Register Abstraction Layer (RAL). These sequences are created to ensure that the DUT performs as expected under various conditions. The flexibility of UVM allows sequences to be executed either sequentially or in parallel, making them versatile tools for comprehensive verification.

#### 1. GPIO Sequence:

The GPIO Sequence is designed to verify the functionality of a General-Purpose Input/Output (GPIO) module. It handles stimulus generation for the GPIO interface by randomizing input values and operation modes. The sequence ensures the proper operation of GPIO read and write functionalities. The sequence is repeated multiple times to enhance test coverage, leveraging UVM's handshaking mechanism for start and finish operations.

#### 2. AXI4 Lite Sequence:

The AXI4 Lite Sequence is crafted to test an AXI4-Lite interface. It randomizes address and data transactions, simulating 50 iterations of memory-mapped read and write operations. The sequence facilitates comprehensive testing of the AXI4-Lite protocol, ensuring correct implementation of the handshake and data transfer mechanisms. The design includes sequence item cloning to ensure variability in operations.

#### 3. RAL Base Sequence:

The RAL Base Sequence serves as a foundation for Register Abstraction Layer (RAL) operations. It retrieves the environment configuration and GPIO register model from the UVM database, preparing the context for more specialized read and write sequences. The base sequence does not perform direct register operations but provides utilities for accessing and manipulating the register model.

#### 4. RAL Read Sequence:

The RAL Read Sequence implements register read operations using the RAL. It retrieves all registers, shuffles them for randomized access, and iteratively reads each register. The sequence verifies the correctness of read operations by comparing expected values (using get()) with actual read values, raising errors for mismatches. This sequence ensures comprehensive testing of the read functionality in various scenarios.

#### 5. RAL Write Sequence:

The RAL Write Sequence focuses on writing randomized data to registers. It retrieves and shuffles all registers, iteratively writing randomized values to each. The sequence uses UVM's built-in randomization to explore different input combinations and validate the write functionality across the entire register space. This ensures robustness and thorough coverage of the write operations.

6. **Virtual Sequence:** The Virtual Sequence introduces a higher-level, parallel testing approach that orchestrates both the GPIO and AXI4-Lite sequences. It starts by creating and running the gpio\_sequence and axi4l\_sequence in parallel through their respective sequencers. This enables the testing of multiple interfaces simultaneously, ensuring that the system can handle concurrent operations without issues. The virtual sequence class (virtual\_seq) extends the base virtual sequence class (vseq\_base) and

coordinates the execution of the GPIO and AXI4-Lite tests, enhancing test coverage and providing a more comprehensive validation of the DUT under real-world conditions where these interfaces may interact concurrently.

Through these sequences, the DUT undergoes rigorous and comprehensive testing under a variety of scenarios. The structured approach of reset, randomization, and register-based sequences ensures every functional aspect of the DUT is thoroughly evaluated. This methodology not only helps identify and address potential issues but also confirms the DUT's reliability and robustness. The inclusion of the virtual sequence allows for higher-level, parallel testing of critical interfaces, offering a more complete picture of the DUT's performance and behavior.

### **UVM Configure Database Overview**

The UVM Config DB (Universal Verification Methodology Configuration Database) is a central mechanism for sharing and retrieving configuration data between UVM components in a testbench. It allows for the decoupling of testbench components by providing a global repository where data or object handles can be set and fetched dynamically during simulation. This eliminates the need for direct connections or hardcoding, enabling better modularity and reusability in UVM-based testbenches.

### Key Features of UVM Config DB:

- 1. **Global Access:** Components can access the configuration database to set or get data without direct dependencies on other components.
- 2. **Hierarchical Scoping:** Supports hierarchical access, allowing components to share configurations based on their position in the UVM component hierarchy.
- 3. **Type Safety:** Ensures type safety when setting and retrieving configuration data, reducing runtime errors.
- 4. **Flexibility:** Useful for passing handles to interfaces, objects, or specific configuration parameters.

The UVM Config DB is particularly beneficial in complex testbenches, where multiple components need access to shared data like interfaces or configuration parameters, ensuring a clean and scalable testbench design.

### **UVM Configure Objects Overview**

Configuration objects in UVM are specialized objects used to store and pass configuration data to various components of a testbench. They provide a flexible and centralized way to manage and share settings, parameters, or other essential data, ensuring modularity and reusability in the verification environment.

### Key features of configuration objects include:

- 1. **Centralized Configuration:** They allow testbench settings to be managed in one place and propagated to multiple components through the UVM Config DB.
- 2. **Dynamic Setup:** Components can retrieve and apply configuration data during runtime, enabling dynamic adjustments without altering the source code.
- 3. **Reusability:** Configuration objects promote a reusable testbench structure by decoupling component design from specific parameter values.

In practice, configuration objects are created in the test, populated with necessary parameters, and set into the Config DB. Components retrieve these objects during their build phase, ensuring consistent and streamlined configuration across the testbench.

#### **UVM Driver Overview**

The UVM Driver is a crucial component in the UVM testbench architecture. It is responsible for driving the transactions (sequence items) generated by the sequencer to the Design Under Test (DUT). The driver takes the sequence items and translates them into signal-level actions that are applied to the DUT. It typically interacts with the DUT through a set of interfaces, ensuring that the required signals are driven on the DUT's ports. The driver plays a key role in mimicking real-world behavior and ensuring that the DUT is tested in a variety of conditions, based on the sequences provided.

#### **GPIO Driver Overview**

The GPIO Driver extends from the uvm\_driver class and is designed to drive transactions from the GPIO sequence items onto the gpio\_interface. It facilitates communication between the testbench and the DUT (GPIO peripheral), ensuring accurate representation of signal-level activities based on transaction-level abstractions.

Key Components and Functions of the GPIO Driver:

- 1. Virtual Interface (gpio\_interface): The GPIO Driver interacts with the DUT using the gpio\_interface, which includes essential signals for GPIO operations. This interface is typically configured by the agent, maintaining modularity and reusability in the UVM testbench.
- **2. GPIO Sequence Item:** The GPIO Driver processes transactions represented by the gpio\_sequence\_item. These items encapsulate information like data\_in (values to drive onto the GPIO) and read/write actions (is\_read flag).
- **3. Run Phase:** The driver waits for reset de-assertion and then continuously pulls transactions from the sequence item port. For write operations, it drives data\_in onto the interface, while for read operations, no specific signal-level activity is required.
- **4. Drive Task:** This task translates the GPIO sequence item into signal-level activities on the DUT interface. For example, it writes the data\_in value for write transactions.

The GPIO Driver adheres to UVM principles by isolating sequence item management from signal-level driving, ensuring flexibility and maintainability.



#### **AXI4** Lite Driver Overview

The AXI4 Lite Driver extends the uvm\_driver class and bridges the gap between transaction-level abstractions represented by the axi4l\_sequence\_item and signal-level interactions with the DUT using the axi4l\_interface. This driver is particularly crafted to handle AXI4 Lite protocol transactions, supporting both read and write operations.

Key Components and Functions of the AXI4 Lite Driver:

- 1. **Virtual Interface (axi4l\_interface):** The driver utilizes the axi4l\_interface, which includes essential signals such as AWADDR, AWVALID, WVALID, ARADDR, and RDATA. This interface is fetched through the AXI4 Lite agent configuration, ensuring testbench flexibility and alignment with UVM standards.
- 2. **AXI4 Lite Sequence Item:** The driver processes sequence items encapsulating information about the address, data, write enable, and expected response.
- 3. **Run Phase:** After reset de-assertion, the driver continuously pulls transactions from the sequence item port and processes them based on the write flag. Write operations involve driving the address, data, and write strobe signals, while read operations handle address and data reception.
- 4. **Drive Task:** The driver implements protocol-specific actions such as asserting AWVALID and waiting for AWREADY for address write, asserting WVALID for data write, and handling ARVALID/RREADY for read transactions. Timeouts are handled based on a configuration object (axi4l\_agent\_config), ensuring protocol compliance.

The AXI4 Lite Driver effectively implements a robust mechanism to map transactions onto protocol-specific actions, ensuring protocol compliance and thorough testing of the DUT.



#### **UVM Monitor Overview**

The UVM Monitor is a crucial component of the UVM testbench that is responsible for observing and capturing the activity in the DUT (Design Under Test). It does not interact with the DUT directly to apply inputs but rather monitors and reports on the outputs or responses from the DUT. The monitor collects data, typically in the form of transactions, and sends it to analysis ports for further analysis or reporting. The monitor typically uses the same interface as the driver to observe the DUT's signals and gather information about the DUT's operation during simulation.

#### **GPIO Monitor Overview**

The GPIO Monitor extends the uvm\_monitor class and is designed to observe and capture the behavior of a GPIO-based design under test (DUT). It monitors both input (gpio\_in) and output (gpio\_out) signals, along with the output enable (gpio\_oe) signal, using a gpio\_interface provided by the agent. This ensures modularity and aligns with UVM standards for reusable and scalable testbenches.

The monitor encapsulates transactions in the form of gpio\_sequence\_item, which aggregates relevant input and output data. This item is then cloned and sent through the analysis port (gpio\_m\_ap) to other testbench components, such as the scoreboard. This enables seamless functional verification and ensures that all data interactions between DUT and testbench are consistent and well-documented.

A notable feature of the GPIO Monitor is its integration of cloning within the run-phase loop, which enhances the safety of concurrent operations on sequence items in UVM. The modular design and use of a unified sequence item streamline the verification process and provide clarity in observing GPIO transactions.



#### **AXI4** Lite Monitor Overview

The AXI4 Lite Monitor, an extension of the uvm\_monitor class, is a more advanced verification component compared to the GPIO Monitor. It is designed to handle AXI4 Lite protocol transactions for both write and read channels. The monitor interfaces with the DUT using the axi4l\_interface, capturing essential protocol signals such as address, data, strobe, and response signals, while adhering to the handshake mechanism of AXI4 Lite, which relies on valid-ready pairs for synchronization.

A key feature of this monitor is its use of two distinct analysis ports: axi41 m ap w for write transactions and axi4l m ap r for read transactions. These ports are responsible for broadcasting the captured transactions, which are encapsulated in axi4l sequence item objects. These sequence items contain both the address and data buses, ensuring a comprehensive representation of the AXI4 Lite transactions. The monitor also ensures protocol compliance by carefully observing various handshake phases: AWVALID/AWREADY and WVALID/WREADY for write transactions, and ARVALID/ARREADY and RVALID for read transactions.

The AXI4 Lite Monitor's ability to separate write and read channels and use distinct analysis ports for each enhances the clarity and efficiency of the verification process, particularly in complex designs. Additionally, the monitor retrieves an axi4l\_agent\_config configuration object during the build phase, further promoting modularity and configurability, which is essential for scalable and adaptable verification environments. This structure allows for more precise control and monitoring of AXI4 Lite protocol transactions, ensuring accurate and thorough verification.



### **UVM Agent Overview**

A UVM Agent is a self-contained testbench component in the Universal Verification Methodology (UVM) that encapsulates a Driver, Sequencer, and Monitor. It serves as a modular entity responsible for generating, driving, and monitoring transactions for a specific interface of the Design Under Test (DUT). The UVM Agent simplifies the testbench by grouping related components, making it reusable and easy to configure.

### **GPIO Agent Overview**

The GPIO Agent is a UVM component designed to handle the verification of General Purpose Input/Output (GPIO) interfaces. It is extended from the uvm\_agent class and serves as the central component for managing the GPIO driver, sequencer, and monitor within the testbench environment.

#### **Key Components:**

- 1. **Sequencer:** The GPIO sequencer generates sequence items (such as read/write operations) for the driver to execute. It is responsible for producing the stimulus that exercises the GPIO interface.
- 2. **Driver:** The GPIO driver interacts with the DUT by converting sequence items generated by the sequencer into signal-level interactions, driving the GPIO signals accordingly.
- 3. **Monitor:** The monitor observes the GPIO interface and captures the transactions that occur. These captured transactions are packaged into sequence items and are broadcasted via the monitor's analysis port.
- 4. **Analysis Port:** This port connects the monitor to the rest of the verification environment, enabling the captured transactions to be sent to other components such as the scoreboard for comparison and validation.

#### **Agent Behavior:**

The GPIO Agent dynamically configures itself depending on the configuration object (gpio agent config). It operates in two modes:

- 1. **Active Mode:** The agent builds both the driver and sequencer to generate and drive transactions.
- **2. Passive Mode:** The agent only builds the monitor and analysis port to capture the interactions without driving any stimuli.

This agent also ensures a modular verification environment by encapsulating all the necessary components for effective GPIO verification. The agent can easily be adapted to various configurations by modifying the agent's configuration object.

### Pictorial Representation



### **AXI4 Lite Agent Overview**

The AXI4 Lite Agent is a UVM component designed for verifying AXI4 Lite protocol-based transactions, which are typically used for simpler, lower-bandwidth interfaces. Similar to the GPIO Agent, the AXI4 Lite Agent is extended from the uvm\_agent class and incorporates a driver, sequencer, and monitor to handle read and write transactions over the AXI4 Lite interface.

#### **Key Components:**

- 1. **Sequencer:** The AXI4 Lite sequencer generates sequence items that represent read/write transactions. These sequence items are fed to the driver, which converts them into signal-level interactions.
- 2. **Driver:** The driver in the AXI4 Lite Agent handles the actual driving of the AXI4 Lite signals, based on the sequence items produced by the sequencer. It ensures the correct behavior of the interface by generating valid transactions.
- 3. **Monitor:** The monitor observes the AXI4 Lite interface and captures the transactions occurring between the DUT and the interface. These transactions are then packaged into sequence items and forwarded through the monitor's analysis port.
- 4. **Analysis Port:** The analysis port is used to send the observed transactions to other components of the testbench, such as the scoreboard, for validation and comparison.

5. **TLM Analysis FIFO:** The FIFO stores the observed transactions before they are written to the analysis port, ensuring that transactions are processed sequentially and correctly.

#### **Agent Behavior:**

The AXI4 Lite Agent operates in two modes:

- 1. **Active Mode:** In this mode, the agent creates the driver and sequencer to generate and drive transactions on the AXI4 Lite interface.
- 2. **Passive Mode:** The agent operates in a purely observational capacity, with only the monitor and analysis port instantiated, allowing the agent to simply capture the transactions without driving any stimulus.

The AXI4 Lite Agent also utilizes a configuration object (axi4l\_agent\_config) to customize its behavior. By retrieving the configuration during the build phase, the agent can adapt to different verification scenarios and ensure flexible testbench integration.



### **UVM Scoreboard Overview**

In the context of UVM (Universal Verification Methodology), a scoreboard is an essential component used in functional verification to track and compare transactions, ensuring the correctness of the design under test (DUT). Its primary role is to check whether the DUT's output matches the expected results based on predefined criteria, and it is a key part of any verification environment. The scoreboard works by monitoring transactions generated by the DUT, typically through analysis ports or TLM (Transaction-Level Modeling) FIFOs. It stores both expected and actual values and performs a comparison to flag mismatches or discrepancies between the two. This comparison is crucial for ensuring the design behaves as specified and meets functional requirements.

The scoreboard also facilitates the detection of errors by raising alerts when there are mismatches, typically using the UVM error reporting mechanisms. This functionality is especially useful in large, complex designs where manual verification becomes impractical. Beyond error detection, the scoreboard can also help in measuring functional coverage, as it tracks which transactions have been checked and which remain unverified. This allows teams to ensure that the entire design has been properly exercised during the verification process.

As part of the UVM environment, the scoreboard is often designed as a reusable component that can be integrated into various testbenches. It can be easily adapted to different types of transactions and designs, making it a flexible and modular part of the verification flow. Additionally, it provides valuable debugging insights by logging detailed error messages, making it easier to pinpoint where a failure occurred. This automatic checking and detailed reporting help streamline the verification process, ensuring designs are validated efficiently before moving to hardware.

### Register Layer Abstraction Overview

The Register Layer Abstraction (RLA) in UVM (Universal Verification Methodology) is a crucial framework for managing and verifying the registers of a design under test (DUT). It abstracts the hardware details, providing a high-level interface for interacting with DUT registers. Using the UVM Register Layer (RAL), verification engineers can define registers, fields, and register maps, and perform read/write operations without dealing with the underlying hardware details.

The RLA supports register access, automatic checking, and coverage tracking. It consists of three main components: registers (representing individual DUT registers), fields (bit fields within registers), and register maps (collections of related registers). By abstracting register access, the RLA streamlines the verification process, allowing for more efficient and error-free testing.

This abstraction simplifies testbench development, improves test coverage, and ensures that all register operations are correctly verified across complex designs. It is particularly useful in large-scale systems, where manually verifying each register would be cumbersome and error-prone.

#### **GPIO RAL Overview**

The GPIO Register Abstraction Layer (RAL) is a high-level representation of the hardware GPIO registers, designed to simplify and streamline the verification process in a UVM-based environment. By encapsulating all GPIO-related registers within a well-structured register block, the RAL provides an abstraction that allows engineers to interact with the hardware at a conceptual level.

#### **GPIO Registers**

GPIO registers are the interface between the firmware/software and the hardware GPIO module. Each register serves a specific purpose in controlling or monitoring the GPIO functionality.

- 1. **GPIO Output Register (gpio\_output\_reg):** This register is responsible for setting the output states of the GPIO pins. Each bit corresponds to a GPIO pin, where a 1 sets the pin to a high state, and a 0 sets it to low.
- **2. GPIO Output Enable Register (gpio\_output\_en\_reg):** This register enables or disables the output drivers for the GPIO pins. A bit value of 1 enables the corresponding GPIO pin as an output, while 0 disables it (tristates the pin).

- **3. GPIO Input Register (gpio\_input\_reg):** This read-only register provides the current state of the GPIO pins configured as inputs. Each bit reflects the voltage level of the corresponding pin, allowing software to monitor pin activity.
- **4. GPIO Interrupt Enable Register (gpio\_interrupt\_en\_reg):** This register allows software to enable or disable interrupt generation for each GPIO pin. A 1 enables interrupts for the respective pin, while 0 disables them.
- **5. GPIO Interrupt Status Register (gpio\_interrupt\_status\_reg):** This read-only register indicates which GPIO pins have triggered interrupts. A 1 in a bit position means an interrupt occurred on the corresponding pin.
- **6. GPIO** Interrupt Clear Register (gpio\_interrupt\_clear\_reg): This write-only register clears the interrupt status for GPIO pins. Writing a 1 to a bit clears the interrupt flag for the respective pin.

These registers collectively provide complete control and monitoring capabilities for GPIO functionality, ensuring flexibility in hardware-software interaction.

#### **GPIO Register Block**

The GPIO register block is a UVM component encapsulating the GPIO registers. It acts as a software representation of the hardware block, providing a structured and hierarchical approach to modeling and accessing the GPIO registers during simulation and testing.

#### **Purpose and Functionality**

The register block groups all GPIO registers into a single entity and provides mechanisms to initialize, access, and manipulate these registers in a controlled manner. It also defines their memory-mapped addresses, access rights (read, write, etc.), and their relationships (e.g., mappings).

#### **Components in the Register Block**

- 1. **Register Instantiation:** Each register is instantiated as an individual object with appropriate attributes such as size and access type.
- 2. **Address Mapping:** Registers are mapped to their respective addresses in the memory space using a register map (e.g., axi4l\_map). This mapping aligns with the hardware's address space layout.
- 3. **Access Control:** Permissions (e.g., read-only, write-only, read-write) are defined to ensure correct register usage.
- 4. **Locking Mechanism:** After the build process, the register model is locked to prevent unintended modifications during simulation.

#### **GPIO Register Adapter**

The register adapter serves as a bridge between the UVM register abstraction and the lower-level bus protocol (e.g., AXI4-Lite). It translates UVM register-level operations into protocol-specific transactions and vice versa.

#### **Key Responsibilities**

- 1. **Register-to-Bus Translation (reg2bus):** Converts a UVM register operation (e.g., read/write) into a bus transaction. For example, a register write operation translates into an AXI4-Lite write transaction with the appropriate address, data, and control signals.
- 2. **Bus-to-Register Translation (bus2reg):** Converts bus protocol responses back into UVM register operations. For example, the response to a bus read is converted into a UVM register read with the associated data and status.

#### **Features of the Adapter**

- 1. **Protocol Awareness:** Tailored to the AXI4-Lite protocol, ensuring compatibility with its transaction formats (e.g., address, write strobe, response codes).
- 2. **Error Handling:** Includes checks for protocol errors and translates them into UVM-level error codes.
- 3. **Support for Byte Enables:** Allows fine-grained access to specific bytes within a register, enhancing flexibility in testing.

The GPIO registers, register block, and adapter form the core of a UVM-based GPIO verification environment. Together, they provide a comprehensive mechanism to model, control, and test the GPIO functionality while ensuring alignment with hardware behavior and protocol standards. By abstracting low-level details and automating common operations, these components improve verification efficiency and reliability.



#### **UVM Environment Overview**

The UVM Environment serves as the top-level container for all testbench components in a UVM-based verification setup. It integrates drivers, monitors, sequencers, scoreboards, and other verification components, managing their interactions and data flow. The environment provides a structured and modular way to build reusable and scalable testbenches, ensuring that all components work together seamlessly to verify the DUT.

#### **GPIO** Environment Overview

The GPIO Environment is a UVM-based testbench environment that extends the uvm\_env base class. It is designed to verify the functionality of a GPIO module integrated within an AXI4-Lite-based system. This environment encapsulates all critical components required to perform comprehensive and reusable verification of the GPIO design under test (DUT).

#### **Key Components:**

#### 1. Agents:

- a. **AXI4-Lite Agent:** Facilitates the communication between the testbench and the DUT through AXI4-Lite protocol transactions. It consists of a sequencer, driver, and monitor, handling all read and write operations.
- b. **GPIO Agent:** Verifies the GPIO-specific behavior, including data direction control and read/write functionalities, through a dedicated GPIO protocol.

#### 2. Register Abstraction Layer (RAL):

- a. **Register Model:** Provides a high-level representation of GPIO registers, enabling direct access to control and status registers during tests.
- b. **Register Adapter:** Bridges the AXI4-Lite transactions and the register model, ensuring seamless data conversion between register operations and bus transactions.
- c. **Predictor:** A specialized UVM predictor that monitors the AXI4-Lite transactions and updates the RAL model to maintain consistency with the DUT state.
- 3. **Environment Configuration:** The environment is dynamically configurable through a gpio\_env\_config object. This configuration object determines which components are instantiated and how they are connected, allowing for flexibility and scalability in the verification process.
- 4. **Dynamic Build Flexibility:** The GPIO environment leverages the UVM factory and configuration database (uvm\_config\_db) to dynamically create and connect its components based on the test scenario. For instance:
  - a. If the AXI4-Lite agent is enabled in the configuration, it is instantiated and connected to the DUT.
  - b. If the GPIO agent is enabled, it handles GPIO-specific signals and functionalities.

c. If a register model is provided, the environment builds the predictor and connects it to the AXI4-Lite agent's analysis port for monitoring and synchronization.

#### **Connectivity:**

The GPIO environment ensures proper connectivity between its components:

- 1. The RAL model is linked to the AXI4-Lite agent through the register adapter, facilitating high-level register accesses during tests.
- 2. The predictor is connected to the AXI4-Lite agent's analysis port, enabling it to observe and predict register states in real-time.
- 3. If both the AXI4-Lite and GPIO agents are enabled, they work in tandem to verify the complete functionality of the GPIO module, including protocol adherence and register interactions.

#### **Key Features:**

- 1. **Modular Design:** Each component is self-contained, promoting reusability and simplifying debugging.
- 2. **Dynamic Adaptation:** The use of configuration objects ensures that only relevant components are built for a specific test scenario, making the environment efficient and scalable.
- 3. **RAL Integration:** With a fully integrated RAL model, the GPIO environment allows for high-level, user-friendly register accesses, reducing test development time.

The GPIO environment provides a robust framework for verifying the GPIO module in a modular, scalable, and reusable manner. Its integration of AXI4-Lite and GPIO agents, along with a comprehensive RAL model, ensures thorough coverage of the GPIO module's functionality and adherence to the AXI4-Lite protocol. By leveraging UVM's dynamic capabilities, this environment is tailored to meet the requirements of complex verification scenarios efficiently.

### Pictorial Representation



### Conclusion

The GPIO UVM framework successfully implements a robust and efficient verification environment that ensures the thorough functional validation of the GPIO design. By leveraging the UVM methodology, key components such as the agents, RAL model, adapters, and predictors were modularly designed, enabling flexible and reusable testbenches. The configuration-driven architecture ensures efficient resource utilization and allows the dynamic instantiation of verification components based on the environment configuration, adapting the testbench to various scenarios and ensuring scalability.

A critical aspect of the GPIO UVM framework is the seamless integration between the RAL model and the agent sequencers. This integration allows for efficient communication and transaction handling between the GPIO DUT and the verification components. Additionally, the use of external management for test sequences aligns with UVM best practices, simplifying the overall testbench management and making it more maintainable.

Overall, the GPIO UVM framework demonstrates the power of UVM in building flexible, scalable, and efficient testbenches for verifying complex digital designs. Its modularity, ease of configuration, and integration of multiple components provide a comprehensive solution for validating GPIO functionality, ensuring that the DUT operates as expected under various conditions. The approach highlights UVM's capability to handle complex verification tasks while maintaining a clean, reusable, and configurable testbench architecture.