scientific analog

# Modeling Digital PLL Components in XMODEL

Scientific Analog, Inc.

July 2017



### Phase-Locked Loop (PLL)

 PLL is a system that aligns its output clock to the input clock via feedback



<del>-</del>

# **Synchronize Two Clocks**

- Charlie and Lucy want to meet at 6 o' clock sharp everyday
- But their watches have
  - phase offset
  - frequency offset
- Only Lucy can adjust Charlie's watch when they meet



<del>-</del>

# Lucy's 1st Idea

- Adjust Charlie's watch so that it points the same time with Lucy's
- Hoping that they will stay synchronized till tomorrow
- Will it work?





# Frequency Offset Causes Phase Drift

 If Charlie's clock doesn't tick at the same rate with Lucy's, his clock will always be off after a day

 Lucy realizes time error has two components

- phase error
- frequency error



<del>-</del>

# Lucy's 2nd Idea

- Cancel the phase drift in advance
  - so the clocks will be synchronized the next day
- But Lucy must know the drifting rate (freq. offset)
  - Estimate it based on the past time differences
  - while fixing phase offsets



■ 7

### That's What a PLL Does



<del>-</del>

### **PLL Control Basics**

- Goal is to make the reference phase ( $\phi_{ref}$ ) and feedback phase ( $\phi_{fb}$ ) the same
  - Make Lucy and Charlie arrive at the same time
- Upon the detection of the phase error ( $\phi_{err}$ ), the PLL adjusts two things from the output clock:
  - The phase:  $\phi_{out} \leftarrow \phi_{out} + K_1 \cdot \phi_{err}$ (The current time of Charlie's watch)
  - The frequency:  $\omega_{out} \leftarrow \omega_{out} + K_2 \cdot \phi_{err}$ (The current estimate of Charlie's watch tick ra
- There are two variables that Lucy needs to control – a second-order system!



<del>-</del>

# **Charge-Pump PLL**



 Uses a charge pump followed by an RC filter as the loop filter (controller)

# **Digital PLLs**

- Use accumulators instead of charge pumps to:
  - Overcome technology limitations such as CP current mismatch, capacitor leakage, design difficulty, etc.
  - Implement transfer functions, calibrations, fast-settling algorithms that are difficult with analog



# Frequency Multiplication with PLL

 By inserting a divider (/N), the PLL will lock when the output frequency is N times the input frequency



### **PLL Components**

- Just with any feedback loop, a PLL comprises of:
- Producer (DCO): generates the output clock with desired phase/frequency
- Sensor (TDC): measures the error between the output and the reference input
- Loop filter or Controller: decides how to adjust the control input of the producer based on the measured error

# Time-to-Digital Converter (TDC)

- Converts the timing difference between the two input clocks into a digital code
- The ideal TDC can be constructed using the clk\_to\_delay and adc primitives



### Ideal TDC Model

• models/tdc\_ideal.sv:

### **Exercise: TDC Simulation**

• Run the testbench in sim/tb\_tdc\_ideal:



What are the gain and resolution of this TDC?

**—** 16

# **Oversampling TDC**

- Digitize the timing difference by oversampling it
  - Multiphase clocks are obtained using a delay line
  - Hence the TDC resolution is set by the buffer delay D



# Oversampling TDC Model

• models/tdc\_dline.sv:

### **Exercise**

 Finish the encoding logic in tdc\_dline.sv so that the TDC has the same characteristics with the ideal TDC

```
always @(pd_bit) begin
    if (pd_bit == 16'b0000_0000_0000)
        out = 4'b1000;
    else if (pd_bit == 16'b1111_1111_1111_1111)
        out = 4'b0111;
    else
        // fill the logic expression to compute the output here
        out = ...;
end
```

Results

### Signals Values Waveforms 500m ■ W0:tb\_tdc.rphase ■ W0:tb\_tdc.fbphase 0 -1.257 -500m -1.5 L ■ W0:tb\_tdc.dcode\_ideal\_xreal ■ W0:tb\_tdc.dcode\_dline\_xreal -5 + Add Signals

500ns

0

1us



2ι

1.5us

### **Gated Oscillator TDC**

 Measure the pulsewidth of the PFD output by counting the frequency of the oscillator enabled only while the UP/DN pulse is high [M. Perrott]



### **Exercise**

- Compare the characteristics of all three TDCs
  - Run the testbench in sim/tb\_tdc\_all





# **Digitally-Controlled Oscillator (DCO)**

- Produces a clock whose frequency is controlled by a digital input
  - Can be easily modeled using a freq\_to\_clk primitive



### DCO with Linear D-to-f

models/dco\_lin.sv

### **Exercise**

- Plot the D-to-f characteristic of the DCO
  - sim/tb\_dco\_lin





# One Caveat with Digital PLLs

- PVT dependencies of DCO and TDC characteristics often require calibration circuits and routines
  - Complexity may become much higher than CP PLLs



[Staszewski10]

**—** 26

# Self-Biased (Adaptive-BW) PLLs

- In analog PLLs, a common way to address PVT is to scale bandwidth with frequency [Maneatis 96]
  - Input frequency is the most reliable to set the BW with



# Adaptive-Bandwidth Digital PLLs

- Equivalent adaptive-BW can be achieved by realizing an exponential D-f curve for the DCO
  - K<sub>DCO</sub> scaling with the frequency (left)
  - K<sub>DCO</sub> constant over PVT at a given frequency (right)



### **Exercise**

- Fill the blank in dco\_exp.sv so that the DCO has:
  - 12-bit resolution (f=5GHz when D = 12'b1000\_0000\_0000)
  - Relative gain of o.oo4%/step

```
// digital-to-frequency conversion (exponential)
always @(in) begin
    // FILL BELOW TO DESCRIBE AN EXPONENTIAL
    // D-to-F CHARACTERISTIC
    // HINT: Use `pow(X, Y) to compute X^Y
    freq = ...;
end
real_to_xreal conn(.in(freq), .out(freq_xr));
```

### Results

### •sim/tb\_dco\_all:





**—** 30

# Frequency Divider

- Synchronous dividers have best jitter but slow
- Asynchronous dividers (e.g. ripple carry counter) are simple but accumulate jitter through the long delay path



**Asynchronous Divider** 

**Synchronous Divider** 

### **Exercise**

- Examine the two frequency divider models:
  - Synchronous divider: models/fdiv16\_sync.sv
  - Asynchronous divider: models/fdiv16\_async.sv
- Run the testbench in sim/tb\_fdiv16:



What is the difference between the two divider outputs?

### Exercise (cont.)

- Modify the asynchronous divider model so that its clock-to-Q delay is reduced
  - Add a retiming FF as shown in the previous slide
  - Answer: sim/tb\_fdiv16/answer/fdiv16\_async\_retimed.sv

