# Modified Single-Cycle MIPS Architecture with DSP Unit

Presented by: Mohaned Asker, Mohamed Alaa, Marcelino Emad, Sara Abdelnasser, Hana Nasef



# What is a Single-Cycle Processor?

A Single-Cycle CPU completes each instruction in exactly one clock cycle.

#### Features:

- One instruction = one clock cycle.
- Simple design.
- Long clock cycle (to accommodate slowest instruction).
- Easier to understand and implement.



## What is DSP (Digital Signal Processing)?

**Digital Signal Processing** is the use of mathematical operations to manipulate signals (like audio, images, or sensor data) in digital form.

A DSP unit is a specialized hardware block inside a processor that: Performs operations like:

- Filtering (FIR, IIR)
- Convolution
- FFT (Fourier transform)
- Multiply-Accumulate (MAC)

#### Why DSP?

- Real-time signal handling
- Reduces CPU load
- Improves performance



## Phase 1 - Standard MIPS CPU

## Implementation

### 1. Datapath:



PC





#### Register File



Sign Extend







Multiplexer

ALU Page O

Shift Left 2

## Phase 1 - Standard MIPS CPU

## Implementation

#### 2. Control Unit:



| Instruction | Opcode | RegWrite | RegDst | ALUSrc | Branch | MemWrite | MemtoRe | ALUOp | Jump |
|-------------|--------|----------|--------|--------|--------|----------|---------|-------|------|
| R-type      | 0      | 1        | 1      | 0      | 0      | 0        | 0       | 10    | 0    |
| lw          | 100011 | 1        | 0      | 1      | 0      | 0        | 1       | 0     | 0    |
| sw          | 101011 | 0        | Χ      | 1      | 0      | 1        | X       | 0     | 0    |
| beq         | 100    | 0        | Χ      | 0      | 1      | 0        | X       | 1     | 0    |
| addi        | 1000   | 1        | 0      | 1      | 0      | 0        | 0       | 0     | 0    |
| j           | 10     | 0        | Χ      | Х      | Χ      | 0        | Χ       | XX    | 1    |

#### Main Decoder's Truth Table

| Ор | Funct  | ALUControl |
|----|--------|------------|
| 0  | XXXXXX | 010 (add)  |
| 1  | XXXXXX | 110 (sub)  |
| 1X | 100000 | 010 (add)  |
| 1X | 100010 | 110 (sub)  |
| 1X | 100100 | 000 (and)  |
| 1X | 100101 | 001 (or)   |
| 1X | 101010 | 111 (slt)  |

**ALU Decoder** 

# After implementing the main decoder and the ALU decoder



Control Unit

# Phase 1 - Standard MIPS CPU Implementation

### 3. External Memory:



dm MemRead MemWrite WriteData[31:0] ReadData[31:0] address[6:0] clock DataMemory

Instruction Memory

Data Memory

## Phase 2 - DSP Unit Implementation

To implement a 3rd-order moving average FIR filter inside the DSP unit to smooth noisy signals.

#### **How It Works:**

For each new input sample x[n], the filter averages it with the previous 3 samples:

$$y[n] = (x[n]+x[n-1]+x[n-2]+x[n-3])/4$$

For simplicity, coefficients are all equal and fixed at:

$$b = 1/N = 1/4 = 0.25$$





# Phase 3 – Modified Architecture with DSP Unit

#### 1. Modified R-type instruction format:

#### Old R-type Format:

| opcode | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6-bits | 5-bits | 5-bits | 5-bits | 5-bits | 6-bits |

#### DSP format based on R-type

| opcode | rs     | rt     | rd     | dsp    | funct  |
|--------|--------|--------|--------|--------|--------|
| 6-bits | 5-bits | 5-bits | 5-bits | 5-bits | 6-bits |

#### 3. Modified Control Unit:

| Instruct | Opcode | RegWrit | RegDst | ALUSrc | Branch | DSPorA | MemWr | Memtol | Ор | Jump |
|----------|--------|---------|--------|--------|--------|--------|-------|--------|----|------|
| R-type   | 0      | 1       | 1      | 0      | 0      | 0      | 0     | 0      | 10 | 0    |
| lw       | 100011 | 1       | 0      | 1      | 0      | 0      | 0     | 1      | 0  | 0    |
| SW       | 101011 | 0       | X      | 1      | 0      | 0      | 1     | X      | 0  | 0    |
| beq      | 100    | 0       | Χ      | 0      | 1      | 0      | 0     | X      | 1  | 0    |
| addi     | 1000   | 1       | 0      | 1      | 0      | 0      | 0     | 0      | 0  | 0    |
| j        | 10     | 0       | Χ      | Χ      | Χ      | Χ      | 0     | Х      | XX | 1    |
| dsp      | 1      | 1       | 1      | Χ      | 0      | 1      | 0     | 0      | 11 | 0    |

#### 2. Modified Datapath:



| Ор | Funct  | ALUControl | DSP   | DSPControl |
|----|--------|------------|-------|------------|
| 0  | XXXXXX | 010 (add)  | XXXXX | XXX        |
| 1  | XXXXXX | 110 (sub)  | XXXXX | XXX        |
| 10 | 100000 | 010 (add)  | XXXXX | XXX        |
| 10 | 100010 | 110 (sub)  | XXXXX | XXX        |
| 10 | 100100 | 000 (and)  | XXXXX | XXX        |
| 10 | 100101 | 001 (or)   | XXXXX | XXX        |
| 10 | 101010 | 111 (slt)  | XXXXX | XXX        |
| 11 | XXXXXX | XXX        | 1     | 0          |

## Testing:

#### Testbench Setup:

- Initialized registers with 32 noisy samples
- DSP instruction called for each sample
- Results stored back into registers

#### Code:

20000000 // ADDI \$0, \$0, 0

8CO4OOOO // LW \$4, O(\$0) - Load value from memory address O into \$4

8CO5OOO4 // LW \$5, 4(\$0) - Load value from memory address 4 into \$5

00853020 // ADD \$6, \$4, \$5 - Add \$4 and \$5, store in \$6

ACO60008 // SW \$6, 8(\$0) - Store \$6 into memory address 8

00852022 // SUB \$7, \$4, \$5 - Subtract \$5 from \$4, store in \$7





## Results:



### Results:



#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.123 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 26.4°C

Thermal Margin: 58.6°C (5.0 W)

Effective 9JA: 11.5°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Medium

Launch Power Constraint Advisor to find and fix invalid switching activity



#### Synthesis timing report





