#### AARHUS UNIVERSITET

#### ERTS - GROUP 2

Rapport

## Assignment 1

Gruppemedlemmer:

Daniel Tøttrup Johan Vasegaard Jensen Stinus Lykke Skovgaard Studienumre:

201509520 201505665 201401682



15. september 2019

© 2019 - All Rights Reserved

# Kapitel 1

### **ASSIGNMENT 3.1**

# Kapitel 2

### **ASSIGNMENT 3.2**

# Kapitel 3

### **ASSIGNMENT 3.3**

#### **EXERCISE 3.4**

Create a cycle accurate communication model of a master and slave module that uses the Avalon Streaming Bus interface (ST). Simulate that a master are transmitting data to a slave module as illustrated in the figures 5-2 and 5-8. The slave should store received data from the master in a text file. Include in the model a situation where the data sink signals ready = '0'. The simulated result should be presented in the GTK wave viewer, so a VCD trace file must be created. It should be possible to configure the channel, error and data size define in a separate header file as illustrated in the below code snippet.

A total of of three .h files and 4 .cpp files have been made in this exercise. A Master.h, Slave.h and Top.h with corresponding .cpp files. A main.cpp has also been made.

The code below shows the Master.cpp code. The comments explain how the code works, but the essence of it is just to send an integer(1) and afterwards increment that integer for the next send cycle. That means the master will send the numbers 1...10. The master and slave are setup to use the Avalon Streaming Bus interface. The data transfer uses backpressure with a ready latency set to 1.

```
void Master::MasterThread(void)
1
2
     //Arbitrary data to send.
4
     dataToSend = 1;
5
     while (1)
6
7
       // Update ready state - Will not be updated until next clock
           cycle.
8
       readyState = ready.read();
9
10
       // Check if slave is ready to receive data
11
       if (readyState)
12
13
         // Indicate that data is being written
14
         valid.write(true);
15
16
         // Write data
17
         data.write(dataToSend);
18
19
         //Change data
```

```
20
         dataToSend += 1;
21
22
         // Set channel to 1
23
         channel.write(1);
24
25
         // set error to 0
26
         error.write(0);
       }
27
28
       else
29
       {
30
         // Indicate that no data is being written
31
         valid.write(false);
32
33
         // Write 0 to data (only to prettify in GTK-viewer).
34
         data.write(0);
35
36
         // Set channel to 0
37
         channel.write(0);
38
39
         // set error to 1
40
         error.write(1);
41
42
43
       // Wait until next clock cycle.
44
       wait();
45
46
   }
```

The slave.cpp can be seen below. Again the comments explains how the code works. Whenever the slave has received 10 integers from the master, it begins to print those numbers to a text file. The slave also changes it's ready state every three clock cycle.

```
1
   void Slave::SlaveThread(void)
2
3
     // Initial state of "ready".
4
     ready.write(false);
5
6
     // Simulate ready going low for 3 cycles, then high for 3 cycles,
         etc..
7
     while (1)
8
     {
9
       // read new data if any valid data
       if (valid.read())
10
11
12
         test_data = data.read();
13
         test_data_array[array_index] = test_data;
14
         array_index++;
         cout << "Slave received data: " << test_data << endl;</pre>
15
```

```
16
17
         // Print the first 10 numbers recieved by the slave to a text
18
         if (test_data_array[9] != 0)
19
20
           ofstream myfile("Slave_data.txt");
21
           if (myfile.is_open())
22
           {
23
             for (int i = 0; i <= 9; i++)</pre>
24
               myfile << test_data_array[i] << "\n";</pre>
25
26
27
28
             myfile.close();
29
30
           else cout << "Unable to open file";</pre>
31
         }
        }
32
33
34
        // Make sure that slave is ready for 3 cycles, then not ready for
            3 cycles.
35
        if (state_counter < 3)</pre>
36
        {
37
         ready.write(true);
38
        }
39
        else
40
        {
41
         ready.write(false);
42
        }
43
        state_counter++;
44
        state_counter = state_counter % 6;
45
46
        wait(clk.posedge_event());
47
48
   }
```

In the Top.cpp file the different modules are being connected to each other using signal variables. It is also here the tracefile is made. A screenshot of the tracefile can be seen below.



Figur 4.1: A screenshot of GTK viewer

According to the figure above we can confirm that the protocol is acting as it should.

#### **EXERCISE 3.5**

Implement a model that demonstrates a system design that transfer data at the TLM level refined to BCAM level. Use the sc\_fifo to model communication at the TLM level and refine it to BCAM using adapters as inspiration study the example project SmartPitchDetector (InAdapter.h and OutAdapter.h). Here a master sends data to a slave using a sc\_fifo and an adapter that converts to the bus cycle accurate interface on the receiving slave. Use the model from exercise 3.4 for the interface at the Avalon-ST sink interface for the slave as illustrated below

In this exercise the master sends 10 integers to the slave. The code for the master can be seen below.

```
void Master::MasterThread(void)
1
2
   {
3
     // send the values in the array
4
      int i = 0;
5
      while(i<10)</pre>
6
        cout << "Master writing: " << dataToSend[i] << endl;</pre>
       data_out.write(dataToSend[i]);
8
9
10
      }
11
```

The slave behaves almost as in exercise 3.4 but without the ability to write to a text file. The code for the slave can be seen below.

```
1
   void Slave::SlaveThread(void)
2
   {
3
     // Initial state of "ready".
4
     ready.write(false);
5
6
     // Simulate ready going low for 3 cycles, then high for 3 cycles,
     while (1)
7
8
9
       // read new data if any valid data
10
       if (valid.read())
```

```
11
       {
12
         data_read = data.read();
13
         data_read_array[array_index] = data_read;
14
         array_index++;
15
         cout << "Slave received data: " << data_read << endl;</pre>
16
17
18
       // Make sure that slave is ready for 3 cycles, then not ready for
           3 cycles.
19
       if (state_counter < 3)</pre>
20
       {
21
         ready.write(true);
22
       }
23
       else
24
       {
25
         ready.write(false);
26
       }
27
       state counter++;
28
       state_counter = state_counter % 6;
29
30
       wait(clk.posedge_event());
31
32 };
```

The Top.cpp files show how the adaptor is in between the master and slave. On the figure below the code show how this is done.

```
1 TOP::TOP(sc_module_name nm) :
2
   clock("clock", sc_time(20, SC_NS))
3
     // Set reset to false
4
5
     reset.write(false);
6
7
     // Create instance of Master, Slave and InAdapter
8
     slave = new Slave("slave");
9
     master = new Master("master");
10
     inAdapter = new InAdapter<sc_int<DATA_BITS>>("inAdapter");
11
12
     // Connect inputs and outputs of Slave to signals.
13
     slave->ready(ready);
14
     slave->valid(valid);
15
     slave->clk(clock);
16
     slave->data(data);
17
     slave->error(error);
18
     slave->channel(channel);
19
20
     // Connect master to fifo.
21
     master->data_out(*inAdapter);
22
```

KAPITEL 5. EXERCISE 3.5

```
23
     inAdapter->data(data);
24
     inAdapter->ready(ready);
25
     inAdapter->valid(valid);
26
     inAdapter->clk(clock);
27
     inAdapter->error(error);
28
     inAdapter->channel(channel);
29
     inAdapter->reset(reset);
30
31
     //Tracefile configuration
32
     sc_trace_file *tracefile;
33
     tracefile = sc_create_vcd_trace_file("Avalon_Streaming_Bus");
34
     if (!tracefile) cout << "Could not create trace file." << endl;</pre>
35
     tracefile->set_time_unit(1, SC_NS); // Resolution of trace file =
36
     sc_trace(tracefile, clock, "clock");
     sc_trace(tracefile, ready, "ready");
37
     sc_trace(tracefile, valid, "valid");
38
39
     sc_trace(tracefile, data, "data");
40
     sc_trace(tracefile, error, "error");
41
     sc_trace(tracefile, channel, "channel");
42
43 }
```

The adaptor makes sure that you get a cycle accurate model when using TLM style communication, like the sc\_fifo. The code for the adaptor can be seen below.

```
1 template <class T>
2
  class InAdapter : public sc_fifo_out_if <T>, public sc_module
3 {
4
     public:
5
     // Clock and reset
6
     sc_in_clk clk; // Clock
7
     sc_in<bool> reset; // Reset
8
9
     // Handshake ports for ST bus
10
     sc_in<bool> ready; // Ready signal
11
     sc_out<bool> valid; // Valid signal
12
13
     // Channel, error and data ports ST bus
14
     sc_out<sc_int<CHANNEL_BITS> > channel;
15
     sc_out<sc_int<ERROR_BITS> > error;
16
     sc_out<sc_int<DATA_BITS> > data;
17
18
     void write(const T & value)
19
20
       cout << "InAdapter: write(" << value << ")" << endl;</pre>
21
22
       // If 'reset' is high, just wait.
23
       if (reset == false)
```

```
24
25
         // Output sample data on negative edge of clock
26
27
         // Wait until ready is high
28
         while (ready == false)
29
         wait(clk.posedge_event());
30
31
         // Wait 1 clock cycle to simulate 1 clock cycle delay.
32
         // wait(clk.posedge_event());
33
34
         // Write "high" to valid, indicating that data is being written.
35
         valid.write(true);
36
37
         // Write data
38
         data.write(value);
39
40
         // Write channel and error info
         channel.write(0); // Channel number
41
42
         error.write(0); // Error
43
         // Wait one clock cycle, then indicate that data is not being
44
             written anymore
45
         wait(clk.posedge_event());
46
         valid.write(false);
47
       }
48
       else wait(clk.posedge_event());
49
50
51
52
     InAdapter(sc_module_name name_)
53
     : sc_module(name_)
     { }
54
55
     private:
56
     bool nb_write(const T & data)
57
58
     SC_REPORT_FATAL("/InAdapter", "Called nb_write()");
59
     return false;
60
61
     virtual int num_free() const
62
     SC_REPORT_FATAL("/InAdapter", "Called num_free()");
63
64
     return 0;
65
     }
66
     virtual const sc_event& data_read_event() const
67
     SC_REPORT_FATAL("/InAdapter", "Called data_read_event()");
68
69
     return *new sc_event;
70
71
   };
```

A tracefile has also been generated for this exercise. It is almost identical to the tracefile from exercise 3.4, which means the adaptor works as intended and the model is cycle accurate. The tracefile can be seen below.



Figur 5.1: A screenshot of GTK viewer

In the console windows it can be seen how the master sends data to the adaptor which redirects the data to the slave.

```
SystemC 2.3.3-Accellera --- Aug 30 2019 11:43:33
Copyright (c) 1996-2018 by all Contributors,
ALL RIGHTS RESERVED

Info: (1703) tracing timescale unit set: 1 ns (Avalon_Streaming_Bus.vcd)
Master writing: 1
InAdapter: write(1)
Slave received data: 1
Master writing: 2
InAdapter: write(2)
Slave received data: 2
Master writing: 3
InAdapter: write(3)
Slave received data: 3
Master writing: 4
InAdapter: write(4)
Slave received data: 5
Master writing: 5
InAdapter: write(5)
Slave received data: 6
Master writing: 6
InAdapter: write(6)
Slave received data: 6
Master writing: 7
InAdapter: write(7)
Slave received data: 7
Master writing: 7
InAdapter: write(8)
Slave received data: 8
Master writing: 9
InAdapter: write(8)
Slave received data: 8
Master writing: 9
InAdapter: write(9)
Slave received data: 8
Master writing: 9
InAdapter: write(9)
Slave received data: 10
```

Figur 5.2: A screenshot of the console