ECE 385
Fall 2022
Final Project

Final project
Pacman on FPGA

Haocheng Yang((hy38) Yicheng Zhou(yz69)

#### **Introduction:**

In this project, we designed and implemented a hardware-based Pacman. Similar to the original release, our designed has a map, and obstacles in the map (walls), and a "portal" at left and right sides of the map. There are "pacs" for the player to collect. A score board is present for score keeping, with each "pac" worth 1 point and a total of 80 points is avaliable. The game can be played with "W" "A" "S" "D" keys on a keyboard.

### Written Description of the System:

- 1.)Summary of Operation
  - a. Initializing program on FPGA
  - b. Launch Eclipse to initialize NIOS-II for USB control (I/O)
  - c. Press any control key to start the game "the gate will open and close after player existed the spawn location."
  - d. During game, if the player's life run out or a "reset" key is pressed, the game will reset to state just after (b.)
- 2.) Description of hardware component
  - a. The hardware used includes the NIOS-II processor, sdram controller, on chip memory and a clock phase shifter. The sdram controller is used to control and specify elements of the sdram. The on-chip memory is used to store values. The clock phase shifter is used to phase shift the clock signal so that the sdram is read at the correct window.

- b. The I/O is implemented similarly to Lab 62, additionally, the input enable/disable is co-implemented with the "wall" (ie. When the player character hits a wall, the input for that direction is disable for the period where character remain in contact with the wall.)
- c. A score counter is implemented with hardware due to eclipse keeps crashing. The counter utilizes a local hex-decimal translator to do the decimal wise conversion and output. The score keeper display is implemented via "virtual led" on screen.
- d. A color mapper is used to determine what to display and where to display. It receives a large number of signals and transforms
- 3.) Description of software component
  - a. The software component of this system is identical to the implementation of the software in lab6.2. The software features a usb\_kb file which feeds the keyboard inputs in terms of "keycodes" -- hexadecimal codes representing each key pressed by a stack of individual hex codes--into the external conduits of the hardware components through SPI and the Avalon services provided by intel.
  - b. Regarding the details already discussed in lab6.2, we will skip here. There is not point copy and pasting such details.

### **Diagrams**

- 1.)Block diagram:
  - a. RTL view for the system:

- i. (There's more than one page to the RTL View, and all have miniature characters that are non-readable. Thus, I would separate the view into multiple parts):
- ii. Overview on the right (Not helpful, just to assess the situation):







#### iv. The Hex Drivers:



#### v. The Ball:



### vi. The "Deci" driver:



# vii. The Score Module (Extras for ease viewing):



### viii. Color Mapper(separated for better view):



#### ix. Ghosts:



# x. Wall, example:



# xi. Pac, example:



xii. Door:



xiii. VGA Controller:



#### xiv. Wall Bus:



### 2.) Diagram of platform designer:



### Written description of .sv files

1.) VGA controller.sv:

Inputs: clk, Reset

Output: hs, vs, pixel\_clk, blank, sync, [9:0] DrawX, [9:0] DrawY

Description: this is the VGA controller which sends signals through VGA port to the monitor.

Purpose: This is the module which determines the boundary of the screen, with it's on board clock, generates the pixel clock. It also generates the horizontal and vertical sync.

2.) Lab62.sv:

Inputs: MAX10\_CLK1\_50, [1:0] KEY, [9:0]SW, [15:0]DRA,\_DQ, [15:0] ARDUINO\_IO, Arduino\_reset\_n.

Outputs: [9:0] LEDR, [7:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, DRAM\_CLK, DRAM\_CKE, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, DRAM\_LDQMM DRAM\_UDQM, DRAM\_CS\_N, DRAM\_WE\_N, DRAM\_CAS\_N, DRAM\_RAS\_N, VGA\_HS, VGA\_VS, [3:0]VGA\_R, [3:0]VGA\_G, [3:0] VGA\_B

Description: This is the top-level entity of lab 6

Purpose: this calls on all other modules for functions and bridge data between other modules. Many local wires are present just to make the process easier.

3.) HexDriver.sv:

Inputs: [3:0] In0

Outputs: [6:0] Out0

Description: This module converts 4bit-binry input and convert it to 7 bits for hex-display.

Purpose: This module converts 4bit binary numbers from registers into hexadecimal so LEDs can display outputs.

## 4.) Color\_Mapper.sv:

Inputs: Clk, [9:0] BallX, BallY, DrawX, DrawY, Ball\_size, Ball\_X\_Motion, Ball\_Y\_Motion, Exist[0-79], [9:0] PacX[0-79], PacY[0-79], [9:0] wa[0-42], wb[0-42], wc[0-42], wd[0-42], [6:0] deci0, deci1, [9:0] ghostxsig0,ghostysig0,ghostsizesig0, [9:0] ghostxsig1,ghostysig1,ghostsizesig1, [9:0] ghostxsig2,ghostysig2,ghostsizesig2, [9:0] ghostxsig3,ghostysig3,ghostsizesig3,

Outputs: [7:0] Red, Green, Blue

Description: This module generates the RGB values for each pixel for monitor.

Purpose: The module consolidates the display "demands" from all different elements, and with integrated algorithm to determine the priority of elements to eventually send out the RGB values for VGA\_controller for output.

### 5.) Ball.sv:

Inputs: Reset, frame\_clk, [3:0] ready, [7:0] keycode, [7:0] scoreval,

Outputs: [9:0] BallX, BallY, BallS, Ball\_X\_Motion, Ball\_Y\_Motion

Description: logic elements for the ball (player character) that has integrated logic to determine the relative position of the ball, player and pacs.

Purpose: this module is to implement all logic surrounding the player character that takes in keyboard input for control.

## 6.) pac.sv:

Inputs: Reset, frame\_clk, [9:0] BallX, BallY, BallS, PacX, PacY,

Outputs: Exists, [9:0] PacX\_out, PacY\_out

Description: the logic elements of the pacs scattered on the map.

Purpose: this is to implement the pacs for the player to collect and in conjunction with socre.sv to implement score keeping.

### 7.) wall.sv:

Inputs: [9:0] BallX, BallY, BallS, a, b, c, d,

Outputs: [3:0] ready, [9:0] a\_out, b\_out, c\_out, d\_out

Description: the logic elements of the wall on the map.

Purpose: this is to implement the walls for map design.

### 8.) wallbus.sv:

Inputs: [3:0] r [0-42]

Outputs: [3:0] r

Description: a data bus.

Purpose: a data bus for the walls on the map. Is practically a giant or gate for all the input r signals. The output basically sums all the r signals and gains a result of what keys to allow on the input side, restricting the ball (Pacman)'s movements.

## 9.) Score.sv:

Inputs: exists[0-79]

Outputs: [7:0] scoreval

Description: a adder to keep track of how much pac is

left on the map

Purpose: for scorekeeping, this module will return a hex score for decidriver.sv for conversion.

## 10.) Decidriver.sv:

Inputs: [7:0] In0

Outputs: [6:0] Out0, Out1

Description: similar to the hexdriver, to determine a 2digit decimal output from a 2digit hex input.

Purpose: for hex to decimal conversion for each digit so that the score display is not in hex but in decimal.

### 11.) ghost.sv, ghost1.sv, ghost2.sv:

Inputs: Reset, frame\_clk, [9:0] BallX, BallY, BallS, [9:0] SpawnX, SpawnY, Powerup,

Outputs: Lost, [9:0] GhostX, GhostY, GhostS,

Description: an adaptation from the original ball.sv from lab62, this contains the logic elements of the ghosts, they are fixed path logic and will "kill" the player if touched

Purpose: to implement the ghosts in the original game, however, all ghosts are a unified logic unlike the actual game. This is due to a design defect which will be discussed in the conclusion part.

### 12.) door.sv

Inputs: Reset, frame\_clk, [9:0] BallX, BallY, BallS, a, b, c, d,

Outputs: [3:0] ready, [9:0] a\_out, b\_out, c\_out, d\_out

Description: an adaptation from the wall.sv, which allows a single pass per reset, and then it will become impassible.

Purpose: to implement the spawn location door, once the door is crossed, the game starts.

### A Brief Description on the SoC system:

1. Clk\_0: global clock signal, connects to most subsystems on this

platform, with the exception of the sdram module using the c0 output

of sdram\_pll with a -1ns phase shift to compensate for the short time

window of the sdram when it generates a valid value for read/write.

This module also serves as an reset signal for most modules. The

module takes input from external connections, where in the top level

we connect to buttons.

2. Nios\_gen2\_0: Nois II processor. Using the /e variant, this is a

economical version of the processor. This module supports JTAG

Debug and ECC RAM Protection only, as opposed to many other

features offered in the /f version. This module is the processor of the

system as a modified Harvard machine, providing 2 buses,

data\_master and instruction\_master, where they are the bus for data

and instruction. Notice this module also have an Interrupt Receiver

where this drives the Keyboard Inputs.

- 3. Onchip\_memory\_2\_0: On chip RAM/ROM.
- 4. Leds\_pio: An output pio connection, serves to light the LEDs in the

accumulator design, was not removed for convenience.

5. Sdram: Memory of whole system, a 16bits, 1 CS, 4 Bank memory,

with 13 Row and 10 Column of addresses.

6. Sdram\_pll: This module outputs a special, phase shifted clock for

sdram, the reason for us to use this feature in this module is described

in Clk 0.

7. Sysid\_qsys\_0: This is a System ID peripheral which generates a

System ID per connection.

8. Key: This is a 2-bit width pio input, reading the buttons on the FPGA

board, key0, and key1, positioned on the side of the board.

9. Jtag\_uart: A block to support the communication with the FPGA with

the computer regarding software data.

10.Keycode: This is an 8-bit pio Output where the 7 segment display will

display the keyboard input in hexadecimal numbers. Note: this is the

number, not the actual display driver.

11.Usb\_irq, Usb\_gpx, Usb\_rst: Interrupt request line: generates a

interrupt when there is data to transfer in this serial bus, gpx and rst

was not introduced in the lab manual, but they are pio input and

output with 1 bit width, respectively.

12.Hex\_digits\_pio: 7 segment display output pio port. Works with the

HexDriver.sv.

- 13.Timer\_0: Interval timer with 1ms timeout.
- 14.Spi\_0: a 3 wire serial communication module.

# **Resource usage:**

| LUT         | 5639      |
|-------------|-----------|
| DSP         | 8         |
| BRAM        | 11392b    |
| FF          | 2692      |
| Freq        | 124.47Mhz |
| Static PWR  | 96.31mW   |
| Dynamic PWR | 0.73mW    |
| Total PWR   | 106.22mW  |

#### **Conclusion:**

This final lab is supposed to be the lab where we utilize most of the techniques we learned during the semester and use it to build something that shows more or less the information from most labs. However, we were in a rush to complete the project and not to get into any issues, so we used an older platform as in lab6.2. This proved to be very stable, but very hard to do anything beyond basic geometric drawing. This leads us to the intricacies section, where I share some details into the Color mapper.sv design.



First off, this is a standard Pacman:

Where the implementation is obviously doing a sprite, and then by recognizing Pacman's motion details, changing the sprite display, what we did was to take the output of ball.sv, and draw a triangle towards the Pacman's direction of travel. Granted this is a very useful method, the Pacman we drew looks unlike the original because we are basically enable to emulate the edges.

Second, the original game features 3 lives, however, the basic design of lab62.sv means we need to either reset the board when the ghosts touch Pacman, or we would need to reset all the game elements. The game elements are extremely hard to reset due to all

the always\_ff's only reacting to the global reset and changing it can be troublesome and also frustrating. Example:

```
always_ff @ (posedge Reset or posedge frame_clk )
```

Third, when we designed the wall.sv and wallbus.sv modules, we did not think of how we are going to implement the ghosts. This proved to be a big problem when we're trying to make the ghosts move on their own. The original Pacman, and many arcade games with a built-in monster, would be using a grid system where all of the target locations are stored as grids, and each grid would be a (x,y) but with a certain relation to other grids. For example, the Pacman is travelling from (10, 10) to (10, 20), now the ghost reasonably has to target (10,20), and to follow a certain path to get there. However, because of the wall.sv definition in our program, we basically cannot figure out what path the ghost needs to take, and by then it is too late to implement a rom system to store all the locations that are impassable.

Finally, some thoughts on the good side of using an older, more intuitive platform. This platform, lab62.sv, is extremely easy to use and to add primitive functionality to. Anything we want to have can be done at the hardware level when designed with hardware intentions in mind (i.e. the score counter is just a lot of modules where they receive input from the Deci driver decoder and feed to the color mapper.) This is extremely easy

for us to finish a functionality in a short timeframe, but extremely

unfriendly towards system of larger scales. For example, when we uncarefully design conduits such as the wall modules or the pac modules, we end up copy pasting the same lines of code 80 or 100 times before we are tired and realize that a rom system could have done it in one time coding and still be easily edited.

All in all, this is a really fun project that we actually learned a lot in the process with, and we will explore the field of FPGA even more in the future.