# **DDR5 Tester**



| Sheet: Config SPI flash | Sheet: FPGA power    | Sheet: FPGA banks 12-15    | Sheet: FPGA banks 16-34    |
|-------------------------|----------------------|----------------------------|----------------------------|
|                         |                      |                            |                            |
|                         |                      |                            |                            |
| File: config—spi.sch    | File: fpga—power.sch | File: fpga-banks-12-15.sch | File: fpga-banks-16-34.sch |

Logo N2 oshw\_logo Logo N1 antmicro\_logo





Antmicro Ltd www.antmicro.com Sheet: / File: ddr5—testboard.sch Title: DDR5 Tester

Size: A3 Date: 2022-03-08 KiCad E.D.A. eeschema 5.1.9+dfsg1-1

# Master SPI Quad (x4) configuration scheme

Follows Figure 2–14 7 Series FPGAs Configuration User Guide UG470 (v1.13.1)

# (Q)SPI flash



#### FPGA BANK 0





#### STATUS LEDs



# Configuration Modes For details, see UG470 p. 21





Antmicro Ltd
www.antmicro.com
Antmicro Ltd. Sheet: /Config SPI flash/ File: config-spi.sch

Title: DDR5 Tester

Size: A3 Date: 2022-03-08 KiCad E.D.A. eeschema 5.1.9+dfsg1-1 Rev: 1.0.0



#### **POWER RAILS**

Decoupling referenced from 7 Series FPGAs PCB Design Guide UG483 TODO: verify!





#### **UNUSED**

XC7K160T-FFG676 ddr5-testboard-footprints:BGA676C100P26X26\_2700X2700X254

| D.O.      |                                |             |
|-----------|--------------------------------|-------------|
| <u>P2</u> | MGTXTXP0_115 MGTXTXP0_11       | 6 <u>F2</u> |
| P1        | MGTXTXNO_115 MGTXTXNO_11       | 6 F1        |
| M2        | MGTXTXP1 115 MGTXTXP1 11       | D2          |
| M1        | MGTXTXN1 115 MGTXTXN1 11       | D.4         |
| K2        | MGTXTXP2_115 MGTXTXP2_11       | חם          |
| K1        |                                | D4          |
| H2        | MGTXTXN2_115 MGTXTXN2_11       | A /         |
|           | MGTXTXP3_115 MGTXTXP3_11       | 4.7         |
| <u>H1</u> | MGTXTXN3_115 MGTXTXN3_11       | 6 A3        |
|           |                                |             |
| R4        | MGTXRXP0_115 MGTXRXP0_11       | 6 G4        |
| R3        | MGTXRXNO_115 MGTXRXNO_11       | G3          |
| N4        | MGTXRXP1_115 MGTXRXP1_11       | E /.        |
| N3        |                                |             |
| L4        | MGTXRXN1_115 MGTXRXN1_11       | CI          |
| L3        | MGTXRXP2_115 MGTXRXP2_11       | C7          |
|           | MGTXRXN2_115 MGTXRXN2_11       |             |
|           | MGTXRXP3_115 MGTXRXP3_11       | 6 <u>B6</u> |
| J3        | MGTXRXN3_115 MGTXRXN3_11       | 6 B5        |
|           |                                |             |
| H6        | MGTREFCLKOP 115 MGTREFCLKOP 11 | D6          |
| H5        |                                | DE          |
| K6        |                                | F 6         |
| K5        | MGTREFCLK1P_115 MGTREFCLK1P_11 |             |
|           | MGTREFCLK1N_115 MGTREFCLK1N_11 | 6 - 5       |
|           |                                |             |
|           |                                |             |

# XC7K160T-FFG676 prints:BGA676C100P26X26\_2700X2700X254

|                                  | ddi3-testboard-rootprints.Boxo70C100F20X20_2700X2700X234                                                                                                                        |                                        |  |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--|
| C6<br>E6<br>G6<br>J6<br>L6<br>N6 | MGTAVCC MGTAVTT | B3<br>C2<br>D3<br>G2<br>H3<br>L2<br>M3 |  |  |  |
|                                  | MGTAVTTRCAL_115<br>MGTRREF_115                                                                                                                                                  | M5<br>M6                               |  |  |  |

Antmicro Ltd www.antmicro.com Antmicro Ltd.

Sheet: /FPGA power/ File: fpga-power.sch

Title: DDR5 Tester Size: A3 Date: 2022-03-08 KiCad E.D.A. eeschema 5.1.9+dfsg1-1







#### **AVDDH** decoupling



## DVDDH decoupling



# AVDDL\_PLL decoupling



## **AVDDL** decoupling



## PHY



## Pull up resistors



#### Pull down resistors



#### **RJ45** Connector



Antmicro Ltd
www.antmicro.com
Antmicro Ltd.
Sheet: /Ethernet/
File: ethernet.sch

Title: DDR5 Tester

 Size: A3
 Date: 2022-03-08
 Re

 KiCad E.D.A. eeschema 5.1.9+dfsg1-1
 Id





# HyperRAM





Antmicro Ltd
www.antmicro.com
Antmicro Ltd.

Sheet: /HyperRAM/
File: hyperram.sch

Title: DDR5 Tester

Size: A3 Date: 2022-03-08 Rev: 1.0.0

KiCad E.D.A. eeschema 5.1.9+dfsg1-1 Id: 7/10

#### DDR5 RDIMM connector







Antmicro Ltd

www.antmicro.com

Antmicro Ltd.

Sheet: /DDR5/
File: DDR5.sch

Title: DDR5 Tester

Size: A3 Date: 2022-03-08 Rev: 1.0.0

KiCad E.D.A. eeschema 5.1.9+dfsg1-1 Id: 8/10

BANK 12 **BANK 13** 

**BANK 14** 

**BANK 15** 

VCCO (HR banks) max: 3.6V 3V3\_SYS • • • • 1V1\_SYS • • • • I0\_0\_13 I0\_L1P\_T0\_13 N16 🗸 K25 × K26 × R26 × 0 L1P T0 12 × V22 D\_L1N\_T0\_12 IO\_L1N\_T0\_13 0 L2P T0 12 10 L2P T0 13 ETH\_RXD3) U25 D\_L2N\_T0\_12 IO\_L2N\_T0\_13 × V23 × V24 ETH\_TX\_EN V26 O\_L3P\_T0\_DQS\_12 O\_L3N\_T0\_DQS\_12 IO\_L3P\_TO\_DQS\_13 IO\_L3N\_TO\_DQS\_13 DQS8\_B\_P L25 P24 × DQS8\_B\_N IO\_L4P\_T0\_13 IO\_L4N\_T0\_13 D\_L4P\_T0\_12 N24 × N26 × TH\_RXD2 V26 TH\_RXD1 W25 L4N TO 12 15N TO 12 IO\_L5N\_T0\_13 \_L6P\_T0\_12 IO\_L6P\_T0\_13 R25 × P25 × N19 × M20 × O\_L6N\_T0\_VREF\_12 O\_L7P\_T1\_12 IO\_L6N\_T0\_VREF\_13 IO\_L7P\_T1\_13 ×AB25 ×W23 0\_L7N\_T1\_12 0\_L8P\_T1\_12 IO\_L7N\_T1\_13 IO\_L8P\_T1\_13 M24 🗙 DO) W24 IO\_L8N\_T1\_13 P19 O\_L9P\_T1\_DQS\_12 O\_L9N\_T1\_DQS\_12 IO\_L9P\_T1\_DQS\_13 IO\_L9N\_T1\_DQS\_13 P20 0\_L10P\_T1\_12 0\_L10N\_T1\_12 IO\_L10P\_T1\_13 IO\_L10N\_T1\_13 M22 × P23 × \_L11P\_T1\_SRCC\_12 IO\_L11P\_T1\_SRCC\_13 IO\_L11N\_T1\_SRCC\_13 ×AB24 N23 × N21 × \_L11N\_T1\_SRCC\_12 ETH\_RX\_CLK Y23 ETH\_TX\_CLK AA24 ETH\_TXD2 Y22 ETH\_RSTN AA22 AC23 \_L12P\_T1\_MRCC\_12 IO\_L12P\_T1\_MRCC\_13 0 L12N T1 MRCC 12 IO L12N T1 MRCC 13 R21 X IO\_L13P\_T2\_MRCC\_13 P21 🗙 O\_L13N\_T2\_MRCC\_12 O\_L14P\_T2\_SRCC\_12 IO L13N T2 MRCC 13 IO\_L14P\_T2\_SRCC\_13 HR\_RST AC24
W20
ETH\_TXD3 Y21 D\_L14N\_T2\_SRCC\_12 D\_L15P\_T2\_DQS\_12 IO\_L14N\_T2\_SRCC\_13 IO\_L15P\_T2\_DQS\_13 T25 L15N\_T2\_DQS\_12 IO\_L15N\_T2\_DQS\_13 T20 × R20 × L16P T2 12 IO L16P T2 13 IO\_L16N\_T2\_13 T22 × T23 × U19 × L17P T2 12 IO\_L17P\_T2\_13 XAC22 AB21 D\_L17N\_T2\_12 IO\_L17N\_T2\_13 118P T2 12 IO\_L18P\_T2\_13 ×AC21 ×AD21 D\_L18N\_T2\_12 IO\_L18N\_T2\_13 O\_L19P\_T3\_12 O\_L19N\_T3\_VREF\_12 IO\_L19P\_T3\_13 T19 × P16 × AE21 IO 119N T3 VRFF 13 HR\_DQ2 AF24 HR\_DQ5 AF25 HR\_CKP AD26 120N T3 12 IO\_L20N\_T3\_13 IO\_L21P\_T3\_DQS\_13 R16 HR\_CKN AE26 HR\_DQ0 AE23 HR\_DQ4 AF23 IO\_L21N\_T3\_DQS\_13 IO\_L22P\_T3\_13 D L21N T3 DQS 12 \_L22P\_T3\_12 N18 🗸 M19 🗙 IO\_L22N\_T3\_13 IO\_L23P\_T3\_13 \_L22N\_T3\_12 U17 × T17 × HR\_DQ1 AD25 HR\_DQ6 AE25 \_L23P\_T3\_12 \_L23N\_T3\_12 IO\_L23N\_T3\_13 HR\_DQ3 AE22
AF22
ETH\_INT\_N Y20 R18 🗙 0\_L24P\_T3\_12 0\_L24N\_T3\_12 IO\_L24P\_T3\_13 P18 × U16 × IO\_L24N\_T3\_13 0\_25\_12 10\_25\_13

> U8A XC7K160T-FFG676 ddr5-testboard-footprints:BGA676C100P26X26\_2700X2700X254

VCCO (HR banks) max: 3.6V



XC7K160T-FFG676 ddr5-testboard-footprints:BGA676C100P26X26\_2700X2700X254

\* antmicro



Antmicro Ltd www.antmicro.com

Antmicro Ltd.

Sheet: /FPGA banks 12-15/ File: fpga-banks-12-15.sch

Title: DDR5 Tester

Size: A3 Date: 2022-03-08 KiCad E.D.A. eeschema 5.1.9+dfsg1-1 Rev: 1.0.0

