# Data Center RDIMM DDR5 Tester



Logo N2 oshw\_logo Logo N1 antmicro\_logo





Antmicro Ltd www.antmicro.com

Sheet: /
File: data-center-rdimm-ddr5-tester.kicad\_sch

Title: Data Center RDIMM DDR5 Tester

Size: A3 Date: 2022-03-08
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 Rev: 1.0.0

## HyperRAM





Antmicro Ltd

www.antmicro.com
Antmicro Ltd.

Sheet: /HyperRAM/ File: hyperram.kicad\_sch

Title: Data Center RDIMM DDR5 Tester

Size: A3 Date: 2022-03-08
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1

## Master SPI Quad (x4) configuration scheme

Follows Figure 2—14 7 Series FPGAs Configuration User Guide UG470 (v1.13.1)

## (Q)SPI flash



### FPGA BANK 0





## STATUS LEDs



## Configuration Modes

For details, see UG470 p. 21





Antmicro Ltd www.antmicro.com **Antmicro Ltd.** 

Sheet: /Config SPI flash/ File: config-spi.kicad\_sch

 Title: Data Center RDIMM DDR5 Tester

 Size: A3
 Date: 2022-03-08
 Rev: 1.0.0

 KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1
 Id: 3/10

### DDR5 RDIMM connector







Antmicro Ltd
www.antmicro.com
Antmicro Ltd.
Sheet: /DDR5/
File: DDR5.kicad\_sch

Title: Data Center RDIMM DDR5 Tester

Size: A3 Date: 2022-03-08 Rev: 1.0.0

KiCad E.D.A. eeschema 6.0.11+dfsg-1-bpo11+1 Id: 4/10





### VCCO (HR banks) max: 3.6V 3V3\_SYS 1V1\_SYS N16 V K25 × K26 × R26 × IO\_L1P\_T0\_13 0 L1P T0 12 × V22 O\_L1N\_T0\_12 IO\_L1N\_T0\_13 IO\_L2P\_T0\_12 IO\_L2N\_T0\_12 IO L2P TO 13 ETH\_RXD3 U25 IO\_L2N\_T0\_13 IO\_L3P\_T0\_DQS\_12 IO\_L3N\_T0\_DQS\_12 IO\_L3P\_T0\_DQS\_13 IO\_L3N\_T0\_DQS\_13 L25 P24 × O\_L4P\_T0\_12 0 L4N T0 12 IO L4N TO 13 N26 🗸 D\_L5P\_T0\_12 IO\_L5P\_T0\_13 0 L5N T0 12 IO\_L5N\_T0\_13 × V21 × W21 D\_L6P\_T0\_12 IO\_L6P\_T0\_13 R25 X IO\_L6N\_T0\_VREF\_12 IO\_L7P\_T1\_12 IO\_L6N\_T0\_VREF\_13 IO\_L7P\_T1\_13 ETH\_MDC AA25 AB25 W23 N19 X M20 X IO\_L7N\_T1\_12 IO\_L7N\_T1\_13 M24 × IO\_L8P\_T1\_13 ETH\_TXDO W24 ETH\_MDIO AB26 ETH\_CS AC26 ETH\_RX\_DV Y25 ETH\_TXDV Y26 ETH\_TXDV AA23 D\_L8N\_T1\_12 IO\_L8N\_T1\_13 IO\_L9P\_T1\_DQS\_12 IO\_L9N\_T1\_DQS\_12 IO\_L9P\_T1\_DQS\_13 IO\_L9N\_T1\_DQS\_13 P20 IO\_L10P\_T1\_12 IO\_L10N\_T1\_12 IO\_L10P\_T1\_13 IO\_L10N\_T1\_13 ETH\_TXDJ Y26 ETH\_REF\_CLK AA24 ETH\_REF\_CLK Y23 ETH\_TX\_CLK Y23 ETH\_TX\_CLK Y22 ETH\_TXDJ Y22 ETH\_RSTN AA22 AC23 HR\_RST AC24 W20 ETH\_TXDJ Y21 HR\_RW AD23 HR\_RW AD24 HR\_DQT AA24 AA24 AA24 AA24 HR\_DQT AA24 O\_L11P\_T1\_SRCC\_12 O\_L11N\_T1\_SRCC\_12 IO\_L11P\_T1\_SRCC\_13 IO\_L11N\_T1\_SRCC\_13 N23 × N21 × \_L12P\_T1\_MRCC\_12 IO\_L12P\_T1\_MRCC\_13 IO\_L12N\_T1\_MRCC\_12 IO L12N T1 MRCC 13 R21 X O\_L13P\_T2\_MRCC\_12 IO\_L13P\_T2\_MRCC\_13 P21 🗙 IO\_L13N\_T2\_MRCC\_12 IO\_L14P\_T2\_SRCC\_12 IO L13N T2 MRCC 13 R22 × R23 × IO\_L14P\_T2\_SRCC\_13 IO\_L14N\_T2\_SRCC\_12 IO\_L15P\_T2\_DQS\_12 IO\_L14N\_T2\_SRCC\_13 IO\_L15P\_T2\_DQS\_13 T25 \_L15N\_T2\_DQS\_12 IO\_L15N\_T2\_DQS\_13 IO L16P T2 12 IO L16P T2 13 \_\_\_\_\_\_ \_L16N\_T2\_12 IO\_L16N\_T2\_13 T22 × T23 × U19 × IO\_L17P\_T2\_12 IO\_L17N\_T2\_12 IO\_L17P\_T2\_13 AC22 AB21 IO\_L17N\_T2\_13 IO\_L18P\_T2\_12 IO\_L18N\_T2\_12 IO\_L18P\_T2\_13 ×AC21 ×AD21 IO\_L18N\_T2\_13 IO\_L19P\_T3\_12 IO\_L19N\_T3\_VREF\_12 IO\_L19P\_T3\_13 AE21 HR\_DQ2 AF24 HR\_DQ5 AF25 HR\_CKP AD26 <u>T19</u> IO 119N T3 VRFF 13 P16 🗘 0\_L20P\_T3\_12 0 120N T3 12 IO\_L20N\_T3\_13 O\_L21P\_T3\_DQS\_12 IO\_L21P\_T3\_DQS\_13 R16 HR\_CKP AD26 HR\_CKN AE26 HR\_DQ0 AE23 HR\_DQ4 AF23 HR\_DQ1 AD25 HR\_DQ6 AE22 HR\_DQ3 AE22 HR\_DQ3 AF22 IO\_L21N\_T3\_DQS\_12 IO\_L22P\_T3\_12 IO\_L21N\_T3\_DQS\_13 IO\_L22P\_T3\_13 N18 🗸

U8A XC7K160T-FFG676 data-center-rdimm-ddr5-tester-footprints:xc7k160tfbg676

M19 🖍

U17 ×

P18 × U16 ×

IO\_L22N\_T3\_13

IO\_L23P\_T3\_13

IO\_L23N\_T3\_13

IO\_L24P\_T3\_13

IO\_L24N\_T3\_13

10\_25\_13

VCCO (HR banks) max: 3.6V



XC7K160T-FFG676 data-center-rdimm-ddr5-tester-footprints:xc7k160tfbg676

\* antmicro



IO\_L22N\_T3\_12 IO\_L23P\_T3\_12

D\_L23N\_T3\_12

IO\_L24P\_T3\_12 IO\_L24N\_T3\_12

10\_25\_12

AF22 Y20

Antmicro Ltd www.antmicro.com

Antmicro Ltd.

Sheet: /FPGA banks 12-15/ File: fpga-banks-12-15.kicad\_sch

Title: Data Center RDIMM DDR5 Tester

Size: A3 Date: 2022-03-08
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1 Rev: 1.0.0



## AVDDL\_PLL decoupling



## **AVDDL** decoupling



### PHY



## Pull up resistors



### Pull down resistors



### **RJ45** Connector



Antmicro Ltd www.antmicro.com Antmicro Ltd. Sheet: /Ethernet/ File: ethernet.kicad\_sch Title: Data Center RDIMM DDR5 Tester

Size: A3 Date: 2022-03-08
KiCad E.D.A. eeschema 6.0.11+dfsg-1~bpo11+1



