

# 130 nm and 90 nm CMOS Technologies for Detector Front-end Applications



M. Manghisoni<sup>1,3</sup>, E. Baldi<sup>2,3</sup>, L. Ratti<sup>2,3</sup>, V. Re<sup>1,3</sup>, V. Speziali<sup>2,3</sup>, G. Traversi<sup>1,3</sup>

nassimo.manghisoni@unibg.it, elia.baldi@unipv.it, lodovico.ratti@unipv.it, valerio.re@unibg.it, valeria.speziali@unipv.it, gianluca.traversi@unibg.it

### Introduction

- CMOS commercial technologies of the quarter micron node have been extensively used for the implementation of radiation tolerant, low noise, low power readout circuits with very high channel density for analog and digital processing in pixel and microstrip detectors.
- The IC designers' effort is presently shifting to 130 nm CMOS technologies, or even to the next technology node, to implement readout integrated circuits for silicon strip and pixel detectors, in view of future HEP applications (SLHC, Linear Collider, Super B-Factory).
- In this work the results of noise measurements carried out on CMOS devices in 130 nm and 90 nm commercial processes are analysed to provide an evaluation of the impact of technology scaling on the analog performances of a future generation of front-end chips. The behavior of 1/f and channel thermal noise parameters is studied to assess the effects of gate oxide quality and short-channel phenomena in CMOS processes with different gate oxide thickness and minimum channel length.

## **Experimental Details**

- MOSFETs studied belong to two standard CMOS processes by STMicroelectronics with 130 nm and 90 nm minimum feature size. The oxide thickness f<sub>QX</sub> is 2.4 and 2.0 nm, and the gate capacitance per unit area C<sub>QX</sub> is about 14.8 and 17.7 fF/µm² respectively.
- In the 130 nm process PMOS and NMOS devices with gate lengths L from 0.13 to 1 μm and gate widths W of 200, 600 and 1000 μm were investigated. In the 90 nm process devices of both polarities with gate lengths L from 0.10 to 0.7 μm and gate widths W of 200 and 600 μm were characterized. In both processes, transistors were laid out using a standard open structure configuration.
- The device parameters were characterized at drain currents from several tens of μA to 1 mA, that is, the usual operating currents of input MOSFETs in integrated charge-sensitive amplifiers.

## **Experimental Results**

## Transconductance and Device Operating Region





- Transconductance behavior depends on the inversion region where the device is operating. The inversion level of a MOS transistor in saturation can be expressed by means of its transconductance efficiency g<sub>m</sub>/I<sub>D</sub> as a function of the normalized drain current I<sub>D</sub>L/W (1).
- The boundary between weak and strong inversion is expressed by I<sub>z</sub>\*, located at the intersection of weak and strong inversion asymptotes:

$$I_Z^* = 2\mu C_{\rm OX} n V_T^2$$

 $\mu\text{=}\text{channel}$  mobility, n=coeffcient proportional to the invers of the subthreshold slope of  $I_D$  as a function of  $V_{\text{CSY}}\,V_T\text{=}\text{thermal}$  voltage.

 I<sub>z</sub>\* is larger in devices fabricated in 90 nm ⇒ weak and moderate inversion regions extend to higher normalized drain currents.

| Ι <sub>z</sub> * [μΑ] |        |       |
|-----------------------|--------|-------|
| Process               | 130 nm | 90 nm |
| NMOS                  | 0.55   | 0.75  |
| PMOS                  | 0.15   | 0.20  |

All the investigated devices are operated in weak and moderate inversion region.

# Noise Equations

The noise performances of a MOS device can be characterized in terms of the gate referred noise voltage spectrum:



 $S_{\rm W}^2 = 4k_{\rm B}T\frac{\Gamma}{g_{\rm m}}$   $\Gamma = \alpha_{\rm W}n\gamma$ 

 $\alpha_{\rm W}\!\geq\!1$  excess noise factor,  $\gamma$  ranging from 1/2 in weak inversion to 2/3 in strong inversion





# Noise Measurement

Noise voltage spectra were measured for PMOS and NMOS with different gate widths and lengths and at different drain currents for devices belonging to both the investigated technologies.





## Analysis of Noise Measurement Results

## 1/f noise coefficient Kf



For N-channel devices K<sub>f</sub> is:

- independent of the drain current.
- larger for deviced with L<0.5 μm in the 130 nm process and with L<0.2 μm in the 90 nm process.
- lower in the 90 nm process by about a factor of 2.

For P-channel devices K<sub>i</sub> is:

- dependent of the overdrive voltage V<sub>GS</sub>-V<sub>TH</sub>
- larger for deviced with L<0.5 μm in the 130 nm process and with L<0.2 μm in the 90 nm process
- lower in the 90 nm process.

#### White noise

White noise is evaluated in terms of the equivalent noise resistance:

$$R_{_{eq}}=\frac{S_{_{W}}^{^{2}}}{4k_{_{B}}T}=\alpha_{_{W}}\,\frac{n\gamma}{g_{_{m}}}$$

- White noise decreases with the increase of I<sub>D</sub> due to the increase of g<sub>m</sub>.
- White noise is not sizably affected by L variations since devices are operated in weak and moderate inversion.
- $\alpha_{W}$ =1 is found for all the devices, except for NMOS with L=0.13  $\mu m$  in the 130 nm process where  $\alpha_{W}$ =1.2.



#### 1/f noise slope



 $\alpha_{\rm f}$  is independent of the drain current and of the device geometry.

| $\alpha_{f}$ |        |       |
|--------------|--------|-------|
| Process      | 130 nm | 90 nm |
| NMOS         | 0.85   | 0.85  |
| PMOS         | 1.19   | 1.09  |

#### References

- V. Re, M. Manghisoni, L. Ratti, V. Speziali, G. Traversi, "Survey of noise performances and scaling effects inDeep Submicron CMOS devices from different foundries", IEEE Trans. Nucl. Sci., vol. 52, no. 6, pp. 2733-2740, Dec. 2005.
- [2] G. De Geronimo , P. O'Connor, "MOSFET optimization in deep submicron technology for charge amplifiers", IEEE Trans. Nucl. Sci., vol. 52, no. 6, pp. 3223-3232, Dec. 2005.