The MAC status can be observed at any time in the **Status Register**.

Various events (e.g. various indications, error events, etc.) are entered in the **Interrupt Controller**. These events can be individually enabled via a mask register. Acknowledgement takes place by means of the acknowledge register. The VPC3+S has a common interrupt output.

The integrated **Watchdog Timer** is operated in three different states: BAUD\_SEARCH, BAUD\_CONTROL and DP\_CONTROL.

The **Micro Sequencer** (MS) controls the entire process. It contains the DP-Slave state machine (DP\_SM).

The integrated **4K Byte RAM** that operates as a Dual-Port-RAM contains procedure-specific parameters (buffer pointer, buffer lengths, Station\_Address, etc.) and the data buffers.

In the **UART**, the parallel data flow is converted into the serial data flow and vice-versa. The VPC3+S is capable of automatically identifying the baud rates (9.6 Kbit/s - 12 Mbit/s).

The **Idle Timer** directly controls the bus times on the serial bus line.

The **IsoM-PLL** provides high-precision synchronization mechanisms as defined in the PROFIBUS DPV2 protocol extension.

### 3.2.5 **SPI Mode**

The VPC3+S can be interfaced like an SPI compatible memory device. Depending on the setting of CPOL and CPHA four different SPI modes can be selected. All unused inputs (including DB[7:0]) must be connected to GND.

| Ball<br>BGA | Pin<br>QFP | Signal Name | In/Out | Description                              | Connect to       |
|-------------|------------|-------------|--------|------------------------------------------|------------------|
| E3          | 9          | SERMODE     | I      | '1': Serial Interface                    | VCC              |
| E4          | 28         | MOT/XINT    | I      | '0': not used in this mode               | GND              |
| D4          | 33         | MODE        | I      | '0': SPI Mode                            | GND              |
| C2          | 2          | SPI_CPOL    | I      | Clock Polarity                           | VCC or GND       |
| В3          | 44         | SPI_CPHA    | I      | Clock Phase                              | VCC or GND       |
| C1          | 3          | SPI_XSS     | I      | Slave-Select Signal (active low)         | CPU Slave-Select |
| A1          | 48         | SPI_SCK     | I(S)   | Serial Clock                             | CPU SCK          |
| B1          | 1          | SPI_MOSI    | I      | Master-Out-Slave-In (Serial Data Input)  | CPU MOSI         |
| A2          | 47         | SPI_MISO    | 0      | Master-In-Slave-Out (Serial Data Output) | CPU MISO         |

Figure 3-8: Interface Configuration: SPI Mode

### 3.2.6 I2C Mode

The VPC3+S can be interfaced like an I2C compatible memory device. The VPC3+S is always in slave mode, master mode is not supported. The slave address can be configured by using the AB[6:0] inputs. All unused inputs (including DB[7:0]) must be connected to GND.

| Ball<br>BGA | Pin<br>QFP | Signal Name | In/Out   | Description                | Connect to |
|-------------|------------|-------------|----------|----------------------------|------------|
| E3          | 9          | SERMODE     | I        | '1': Serial Interface      | vcc        |
| E4          | 28         | MOT/XINT    | I        | '0': not used in this mode | GND        |
| D4          | 33         | MODE        | I        | '1': I2C Mode              | VCC        |
| C3          | 45         | I2C_SA6     | I        |                            | VCC or GND |
| B2          | 46         | I2C_SA5     | I        |                            | VCC or GND |
| B4          | 41         | I2C_SA4     | I        |                            | VCC or GND |
| A5          | 38         | I2C_SA3     | I        | I2C Slave Address          | VCC or GND |
| A6          | 37         | I2C_SA2     | I        |                            | VCC or GND |
| B5          | 39         | I2C_SA1     | I        |                            | VCC or GND |
| В6          | 36         | I2C_SA0     | I        |                            | VCC or GND |
| A1          | 48         | I2C_SCK     | I(S)     | Serial Clock               | CPU SCK    |
| A2          | 47         | I2C_SDA     | I(S) / O | Serial Data Line           | CPU SDA    |

Figure 3-9: Interface Configuration: I2C Mode

### 4.1 Overview

The internal Control Parameters are located in the first 21 addresses. The latches/registers either come from the internal controller or influence the controller. Certain cells are read- or write-only. The internal working cells, which are not accessible by the user, are located in RAM at the same address locations.

The Organizational Parameters are located in RAM beginning with address 16H. The entire buffer structure (for the DP-SAPs) is based on these pa-In addition, general parameter data (Station\_Address, Ident\_Number, etc.) and status information (Global\_Control command, etc.) are also stored in these cells.

Corresponding to the parameter setting of the Organizational Parameters, the user-generated buffers are located beginning with address 40H. All buffers or lists must begin at segment addresses (8 bytes segmentation for 2K Byte mode, 16 bytes segmentation for 4K Byte mode).

| Address           | Function                           |                                                                                                                                           |                        |  |  |  |  |
|-------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--|
| 000H<br>:<br>015H | Control Parame<br>(latches/registe |                                                                                                                                           | Internal working cells |  |  |  |  |
| 016H<br>:<br>03FH | Organizational                     | Parameters (42 bytes)                                                                                                                     |                        |  |  |  |  |
| 040H<br>:<br>:    | DP-buffers: DP-V1-buffer:          | Data in (3)* Data out (3)** Diagnosis data(2) Parameter data (1) Configuration data (2) Auxiliary buffers (2) SSA-buffer (1) SAP-List (1) |                        |  |  |  |  |
| 7FFH (FFFH)       | DP-V2-buffer:                      | Indication / Response bu<br>DXB out (3)****<br>DXB-buffers (2)<br>CS-buffer (1)<br>PLL-buffer (1)                                         | ffers ***              |  |  |  |  |

Figure 4-1: Memory Table

- Data in means input data from DP-Slave to DP-Master
- Data out means output data from DP-Master to DP-Slave
- Number of buffers depends on the entries in the SAP-List
- DXB out means input data from another DP-Slave (slave-to-slave communication)

# 4.2 Control Parameters (Latches/Registers)

These cells can be either read-only or write-only. In the Motorola Mode the VPC3+S carries out 'address swapping' for an access to the address locations 00H - 07H (word registers). That is, the VPC3+S internally generates an even address from an odd address and vice-versa.

| Add   | ress                     |                         |         |                                                                                               |  |  |  |
|-------|--------------------------|-------------------------|---------|-----------------------------------------------------------------------------------------------|--|--|--|
| Intel | Mot.                     | Name I                  | Bit No. | Significance (Read Access!)                                                                   |  |  |  |
| 00H   | 01H                      | Int-Req-Reg             | 70      |                                                                                               |  |  |  |
| 01H   | 00H                      | Int-Req-Reg             | 158     | Interrupt Centreller Register                                                                 |  |  |  |
| 02H   | 03H                      | Int-Reg                 | 70      | Interrupt Controller Register                                                                 |  |  |  |
| 03H   | 02H                      | Int-Reg                 | 158     |                                                                                               |  |  |  |
| 04H   | 05H                      | Status-Reg              | 70      | Status Register                                                                               |  |  |  |
| 05H   | 04H                      | Status-Reg              | 158     | Status Register                                                                               |  |  |  |
| 06H   | 07H                      | Mode-Reg 0              | 70      | Mode Register 0                                                                               |  |  |  |
| 07H   | 06H                      | Mode-Reg 0              | 158     | Wode Register 0                                                                               |  |  |  |
| 08    | ВН                       | Din_Buffer_SM           | 70      | Buffer assignment of the DP_Din_Buffer_State_Machine                                          |  |  |  |
| 09    | ЭН                       | New_Din_Buffer_Cmd      | 10      | The user makes a new DP Din_Buf available in the N state.                                     |  |  |  |
| 0A    | <b>Л</b> Н               | Dout_Buffer_SM          | 70      | Buffer assignment of the DP_Dout_Buffer_State_Machine                                         |  |  |  |
| OE    | ЗН                       | Next_Dout_Buffer_Cmd    | 30      | The user fetches the last DP Dout_Buf from the N state                                        |  |  |  |
| 00    | Н                        | Diag_Buffer_SM          | 30      | Buffer assignment for the DP_Diag_Buffer_State_Machine                                        |  |  |  |
| OE    | Н                        | New_Diag_Buffer_Cmd     | 10      | The user makes a new DP Diag_Buf available to the VPC3+S.                                     |  |  |  |
| OE    | ΞH                       | User_Prm_Data_Okay      | 10      | The user positively acknowledges the user parameter setting data of a Set_(Ext_)Prm telegram. |  |  |  |
| OF    | FH User_Prm_Data_Not_Oka |                         | y 10    | The user negatively acknowledges the user parameter setting data of a Set_(Ext_)Prm telegram. |  |  |  |
| 10H   |                          | H User_Cfg_Data_Okay    |         | The user positively acknowledges the configuration data of a Chk_Cfg telegram.                |  |  |  |
| 11H   |                          | H User_Cfg_Data_Not_Oka |         | The user negatively acknowledges the configuration data of a Chk_Cfg telegram.                |  |  |  |
| 12H   |                          | DXBout_Buffer_SM        | 70      | Buffer assignment of the DXBout_Buffer_State_Machine                                          |  |  |  |
| 13H   |                          | Next_DXBout_Buffer_Cmd  |         | The user fetches the last DXBout Buf from the N state                                         |  |  |  |
| 14H   |                          | SSA_Buffer_Free_Cmd     |         | The user has fetched the data from the SSA_Buf and enables the buffer again.                  |  |  |  |
| 15    | 5H                       | Mode-Reg 1              | 70      |                                                                                               |  |  |  |

Figure 4-2: Assignment of the Internal Parameter-Latches for READ

| Address<br>Intel Mot. |     | Name                     | Bit No. | Significance (Write Access!)                             |  |  |  |
|-----------------------|-----|--------------------------|---------|----------------------------------------------------------|--|--|--|
|                       | 1   | 1                        |         | Significance (write Access:)                             |  |  |  |
| 00H                   | 01H | Int-Req-Reg              | 70      |                                                          |  |  |  |
| 01H                   | 00H | Int-Req_Reg              | 158     |                                                          |  |  |  |
| 02H                   | 03H | Int-Ack-Reg              | 70      | Interrupt-Controller-Register                            |  |  |  |
| 03H                   | 02H | Int-Ack-Reg              | 158     | Interrupt-Controller-register                            |  |  |  |
| 04H                   | 05H | Int-Mask-Reg             | 70      |                                                          |  |  |  |
| 05H                   | 04H | Int-Mask-Reg             | 158     |                                                          |  |  |  |
| 06H                   | 07H | Mode-Reg0                | 70      | Catting a parameters for individual bits                 |  |  |  |
| 07H                   | 06H | Mode-Reg0                | 158     | Setting parameters for individual bits                   |  |  |  |
| 30                    | ЗН  | Mode-Reg1-S              | 70      |                                                          |  |  |  |
| 09                    | ЭН  | Mode-Reg1-R              | 70      |                                                          |  |  |  |
| OA                    | λH  | WD_BAUD_CONTROL_V        | √al 70  | Square-root value for baud rate monitoring               |  |  |  |
| OE                    | ЗН  | minT <sub>SDR</sub> _Val | 70      | minT <sub>SDR</sub> time                                 |  |  |  |
| 00                    | CH  | Mode-Reg2                |         | Mode Register 2                                          |  |  |  |
| 00                    | ЭH  | Sync_PW_Reg              | 70      | Sync Pulse Width Register                                |  |  |  |
| OE                    | ĒΗ  | Control_Command_Reg      | 70      | Control_Command value for comparison with SYNCH telegram |  |  |  |
| OF                    | FH  | Group_Select_Reg         | 70      | Group_Select value for comparison with SYNCH telegram    |  |  |  |
| 10                    | )H  | Reserved                 |         |                                                          |  |  |  |
| 11H                   |     | Reserved                 |         |                                                          |  |  |  |
| 12H                   |     | Mode-Reg3                | 70      | Mode Register 3                                          |  |  |  |
| 13                    | ЗН  |                          |         |                                                          |  |  |  |
| 14                    | 1H  | Reserved                 |         |                                                          |  |  |  |
| 15                    | 5H  |                          |         |                                                          |  |  |  |

Figure 4-3: Assignment of the Internal Parameter-Latches for WRITE

# 4.3 Organizational Parameters (RAM)

The user stores the organizational parameters in the RAM under the specified addresses. These parameters can be written and read.

| Add<br>Intel | ress<br>Mot. | Name              | Bit No. | Significance                                                                                                  |  |  |
|--------------|--------------|-------------------|---------|---------------------------------------------------------------------------------------------------------------|--|--|
| 16           | SH .         | R_TS_Adr          |         | Setup Station_Address of the VPC3+S                                                                           |  |  |
| 17           | 'H           | SAP_List_Ptr      |         | Pointer to a RAM address which is prese with FFh or to SAP-List                                               |  |  |
| 18H          | 19H          | R_User_WD_Value   | 70      | In DP_Mode an internal 16-bit watchdog                                                                        |  |  |
| 19H          | 18H          | R_User_WD_Value   | 158     | timer monitors the user.                                                                                      |  |  |
| 1.4          | Н            | R_Len_Dout_Buf    |         | Length of the 3 Dout_Buf                                                                                      |  |  |
| 1E           | ВН           | R_Dout_Buf_Ptr1   |         | Segment base address of Dout_Buf 1                                                                            |  |  |
| 10           | CH           | R_Dout_Buf_Ptr2   |         | Segment base address of Dout_Buf 2                                                                            |  |  |
| 10           | )H           | R_Dout_Buf_Ptr3   |         | Segment base address of Dout_Buf 3                                                                            |  |  |
| 1E           | H            | R_Len_Din_Buf     |         | Length of the 3 Din_Buf                                                                                       |  |  |
| 1F           | H            | R_Din_Buf_Ptr1    |         | Segment base address of Din_Buf 1                                                                             |  |  |
| 20           | )H           | R_Din_Buf_Ptr2    |         | Segment base address of Din_Buf 2                                                                             |  |  |
| 21           | Н            | R_Din_Buf_Ptr3    |         | Segment base address of Din_Buf 3                                                                             |  |  |
| 22           | 2H           | R_Len_DXBout_Buf  |         | Length of the 3 DXBout_Buf                                                                                    |  |  |
| 23           | 3H           | R_DXBout_Buf_Ptr1 |         | Segment base address of DXBout_Buf 1                                                                          |  |  |
| 24           | ŀН           | R_Len Diag_Buf1   |         | Length of Diag_Buf 1                                                                                          |  |  |
| 25           | 5H           | R_Len Diag_Buf2   |         | Length of Diag_Buf 2                                                                                          |  |  |
| 26           | SH .         | R_Diag_Buf_Ptr1   |         | Segment base address of Diag_Buf 1                                                                            |  |  |
| 27           | 'H           | R_Diag_Buf_Ptr2   |         | Segment base address of Diag_Buf 2                                                                            |  |  |
| 28           | вн           | R_Len_Cntrl_Buf1  |         | Length of Aux_Buf 1 and the corresponding control buffer, for example SSA_Buf, Prm_Buf, Cfg_Buf, Read_Cfg_Buf |  |  |
| 29           | ЭН           | R_Len_Cntrl_Buf2  |         | Length of Aux_Buf 2 and the corresponding control buffer, for example SSA_Buf, Prm_Buf, Cfg_Buf, Read_Cfg_Buf |  |  |
| 2 <i>P</i>   | λH           | R_Aux_Buf_Sel     |         | Bit array; defines the assignment of the Aux_Buf 1 and 2 to the control buffers SSA_Buf, Prm_Buf, Cfg_Buf     |  |  |
| 2BH          |              | R_Aux_Buf_Ptr1    |         | Segment base address of Aux_Buf 1                                                                             |  |  |
| 2CH          |              | R_Aux_Buf_Ptr2    |         | Segment base address of Aux_Buf 2                                                                             |  |  |
| 2DH          |              | R_Len_SSA_Data    |         | Length of the input data in the Set_Slave_Address_Buf                                                         |  |  |
| 2EH          |              | R_SSA_Buf_Ptr     |         | Segment base address of the Set_Slave_Address_Buf                                                             |  |  |
| 2F           | H            | R_Len_Prm_Data    |         | Length of the input data in the Prm_Buf                                                                       |  |  |

| Address<br>Intel Mot. | Name Bit No.         | Significance                                                                                                           |  |  |  |
|-----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 30H                   | R_Prm_Buf_Ptr        | Segment base address of the Prm_Buf                                                                                    |  |  |  |
| 31H                   | R_Len_Cfg_Data       | Length of the input data in the Cfg_Buf                                                                                |  |  |  |
| 32H                   | R_Cfg_Buf_Ptr        | Segment base address of the Cfg_Buf                                                                                    |  |  |  |
| 33H                   | R_Len_Read_Cfg_Data  | Length of the input data in the Read_Cfg_Buf                                                                           |  |  |  |
| 34H                   | R_Read_Cfg_Buf_Ptr   | Segment base address of the Read_Cfg_Buf                                                                               |  |  |  |
| 35H                   | R_Len_DXB_Link_Buf   | Length of the DXB_Linktable                                                                                            |  |  |  |
| 36H                   | R_DXB_Link_Buf_Ptr   | Segment base address of the DXB_Link_Buf                                                                               |  |  |  |
| 37H                   | R_Len_DXB_Status_Buf | Length of the DXB_Status                                                                                               |  |  |  |
| 38H                   | R_DXB_Status_Buf_Ptr | Segment base address of the DXB_Status_Buf                                                                             |  |  |  |
| 39H                   | R_Real_No_Add_Change | This parameter specifies whether the Station_Address may be changed again later.                                       |  |  |  |
| ЗАН                   | R_Ident_Low          | The user sets the parameters for the Ident_Number_Low value.                                                           |  |  |  |
| 3ВН                   | R_Ident_High         | The user sets the parameters for the Ident_Number_High value.                                                          |  |  |  |
| 3СН                   | R_GC_Command         | The Control_Command of Global_Control last received                                                                    |  |  |  |
| 3DH                   | R_Len_Spec_Prm_Buf   | If parameters are set for the Spec_Prm_Buffer_Mode (see Mode Register 0), this cell defines the length of the Prm_Buf. |  |  |  |
| 3EH                   | R_DXBout_Buf_Ptr2    | Segment base address of DXBout_Buf 2                                                                                   |  |  |  |
| 3FH                   | R_DXBout_Buf_Ptr3    | Segment base address of DXBout_Buf 3                                                                                   |  |  |  |

Figure 4-4: Assignment of the Organizational Parameters

# 5.1 Mode Registers

In the VPC3+S parameter bits that access the controller directly or which the controller directly sets are combined in three Mode Registers (0, 1, 2 and 3).

## 5.1.1 Mode Register 0

Setting parameters for Mode Register 0 may take place in the Offline state only (for example, after power-on). The VPC3+S may not exit the Offline state until Mode Register 0, all Control and Organizational Parameters are loaded (START\_VPC3 = 1 in Mode Register 1).

| Address        |                      |                    | Designation |         |                  |         |                      |                       |                                              |
|----------------|----------------------|--------------------|-------------|---------|------------------|---------|----------------------|-----------------------|----------------------------------------------|
| Address        | 7                    | 6                  | 5           | 4       | 3                | 2       | 1                    | 0                     | Designation                                  |
| 06H<br>(Intel) | Freeze_<br>Supported | Sync_<br>Supported | Early_Rdy   | Int_Pol | CS_<br>Supported | WD_Base | Dis_Stop_<br>Control | Dis_Start_<br>Control | Mode Reg 0<br>7 0<br>See below for<br>coding |

| Address        |          |                      | Designation            |                           |                           |                    |                   |         |                                               |
|----------------|----------|----------------------|------------------------|---------------------------|---------------------------|--------------------|-------------------|---------|-----------------------------------------------|
| Address        | 15       | 14                   | 13                     | 12                        | 11                        | 10                 | 9                 | 8       | Designation                                   |
| 07H<br>(Intel) | Reserved | PrmCmd_<br>Supported | Spec_Clear_<br>Mode *) | Spec_Prm_<br>Buf_Mode **) | Set_Ext_Prm<br>_Supported | User_Time_<br>Base | EOI_Time_<br>Base | DP_Mode | Mode Reg 0<br>15 8<br>See below for<br>coding |

<sup>\*)</sup> If Spec\_Clear\_Mode = 1 (Fail Safe Mode) the VPC3+S will accept Data\_Exchange telegrams without any output data (data unit length = 0) in the state DATA-EXCH. The reaction to the outputs can be parameterized in the parameterization telegram.

<sup>\*\*)</sup> When a large number of parameters have to be transmitted from the DP-Master to the DP-Slave, the Aux-Buffer 1/2 must have the same length as the Parameter-Buffer. Sometimes this could reach the limit of the available memory in the VPC3+S. When Spec\_Prm\_Buf\_Mode = 1 the parameterization data are processed directly in this special buffer and the Aux-Buffers can be held compact.

|               | Mode Register 0, Low-Byte, Address 06H (Intel):                                                                                                                                                                                                          |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7<br>rw-0 | Freeze_Supported: Freeze_Mode support  0 = Freeze_Mode is not supported.  1 = Freeze_Mode is supported                                                                                                                                                   |
| bit 6<br>rw-0 | Sync_Supported: Sync_Mode support  0 = Sync_Mode is not supported.  1 = Sync_Mode is supported.                                                                                                                                                          |
| bit 5<br>rw-0 | <ul> <li>Early_Rdy: Early Ready</li> <li>0 = Normal Ready: Ready is generated when data is valid (write) or when data has been accepted (read).</li> <li>1 = Ready is generated one clock pulse earlier</li> </ul>                                       |
| bit 4<br>rw-0 | <ul> <li>INT_Pol: Interrupt Polarity</li> <li>0 = The interrupt output is low-active.</li> <li>1 = The interrupt output is high-active.</li> </ul>                                                                                                       |
| bit 3<br>rw-0 | CS_Supported: Enable Clock Synchronization  0 = Clock Synchronization is disabled (default)  1 = Clock Synchronization is enabled                                                                                                                        |
| bit 2<br>rw-0 | WD_Base: Watchdog Time Base  0 = Watchdog time base is 10 ms (default state)  1 = Watchdog time base is 1 ms                                                                                                                                             |
| bit 1<br>rw-0 | Dis_Stop_Control: Disable Stopbit Control  0 = Stop bit monitoring is enabled.  1 = Stop bit monitoring is switched off  Set_Prm telegram overwrites this memory cell in the DP_Mode. (Refer to the user specific data.)                                 |
| bit 0<br>rw-0 | Dis_Start_Control: Disable Startbit Control  0 = Monitoring the following start bit is enabled.  1 = Monitoring the following start bit is switched off  Set_Prm telegram overwrites this memory cell in the DP_Mode. (Refer to the user specific data.) |

Figure 5-1: Coding of Mode Register 0, Low-Byte

|                | Mode Register 0, High-Byte, Address 07H (Intel):                                                                                                                                                      |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15<br>rw-0 | Reserved                                                                                                                                                                                              |
| bit 14<br>rw-0 | PrmCmd_Supported: PrmCmd support for redundancy 0 = PrmCmd is not supported. 1 = PrmCmd is supported                                                                                                  |
| bit 13<br>rw-0 | Spec_Clear_Mode: Special Clear Mode (Fail Safe Mode)  0 = No special clear mode.  1 = Special clear mode. VPC3+S will accept data telegrams with data unit = 0                                        |
| bit 12<br>rw-0 | Spec_Prm_Buf_Mode: Special-Parameter-Buffer Mode  0 = No Special-Parameter-Buffer.  1 = Special-Parameter-Buffer mode. Parameterization data will be stored directly in the Special-Parameter-Buffer. |
| bit 11<br>rw-0 | Set_Ext_Prm_Supported: Set_Ext_Prm telegram support  0 = SAP 53 is deactivated  1 = SAP 53 is activated                                                                                               |
| bit 10<br>rw-0 | User_Time_Base: Timebase of the cyclical User_Time_Clock-Interrupt  0 = The User_Time_Clock-Interrupt occurs every 1 ms.  1 = The User_Time_Clock-Interrupt occurs every 10 ms.                       |
| bit 9<br>rw-0  | <b>EOI_Time_Base:</b> End-of-Interrupt Timebase 0 = The interrupt inactive time is at least 1 μs long. 1 = The interrupt inactive time is at least 1 ms long                                          |
| bit 8<br>rw-0  | DP_Mode: DP_Mode enable  0 = DP_Mode is disabled.  1 = DP_Mode is enabled. VPC3+S sets up all DP_SAPs (default configuration!)                                                                        |

Figure 5-2: Coding of Mode Register 0, High-Byte

## 5.1.2 Mode Register 1

Some control bits must be changed during operation. These control bits are combined in Mode Register 1 and can be set independently of each other (Mode-Reg\_1\_S) or can be reset independently of each other (Mode-Reg\_1\_R). Separate addresses are used for setting and resetting. A logical '1' must be written to the bit position to be set or reset.

For example, to set START\_VPC3 write a '1' to address 08H, in order to reset this bit, write a '1' to address 09H.

| Address |          |          | Designation     |                          |                       |            |     |                |                                      |
|---------|----------|----------|-----------------|--------------------------|-----------------------|------------|-----|----------------|--------------------------------------|
| Audress | 7        | 6        | 5               | 4                        | 3                     | 2          | 1   | 0              | Designation                          |
| 08H     | Reserved | Reserved | Res_<br>User_WD | En_Change_<br>Cfg_Buffer | User_LEAVE-<br>MASTER | Go_Offline | EOI | START_<br>VPC3 | Mode-Reg_1_S<br>70                   |
| 09H     | Reserved | Reserved | Res_<br>User_WD | En_Change_<br>Cfg_Buffer | User_LEAVE-<br>MASTER | Go_Offline | EOI | START_<br>VPC3 | Mode-Reg_1_R 70 See below for coding |

|               | Mode Register 1, Set, Address 08H:                                                                                                                                                                                                                                                                                               |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7<br>rw-0 | Reserved                                                                                                                                                                                                                                                                                                                         |
| bit 6<br>rw-0 | Reserved                                                                                                                                                                                                                                                                                                                         |
| bit 5<br>rw-0 | Res_User_WD: Resetting the User_WD_Timer  1 = VPC3+S sets the User_WD_Timer to the parameterized value     User_WD_Value. After this action, VPC3+S sets Res_User_WD to '0'.                                                                                                                                                     |
| bit 4<br>rw-0 | <ul> <li>En_Change_Cfg_Buffer: Enabling buffer exchange (Config-Buffer for Read_Config-Buffer)</li> <li>0 = With User_Cfg_Data_Okay_Cmd, the Config-Buffer may not be exchanged for the Read_Config-Buffer.</li> <li>1 = With User_Cfg_Data_Okay_Cmd, the Config-Buffer must be exchanged for the Read_Config-Buffer.</li> </ul> |
| bit 3<br>rw-0 | User_LEAVE-MASTER. Request to the DP_SM to go to WAIT-PRM.  1 = The user causes the DP_SM to go to WAIT-PRM.  After this action, VPC3+ sets User_LEAVE-MASTER to '0' again.                                                                                                                                                      |
| bit 2<br>rw-0 | Go_Offline: Going into the Offline state  1 = After the current request ends, VPC3+S goes to the Offline state and sets Go_Offline to '0' again.                                                                                                                                                                                 |
| bit 1<br>rw-0 | <b>EOI:</b> End-of-Interrupt  1 = VPC3+S disables the interrupt output and sets EOI to '0' again.                                                                                                                                                                                                                                |
| bit 0<br>rw-0 | Start_VPC3: Exiting the Offline state  1 = VPC3+S exits offline and goes to Passive_Idle In addition the Idle Timer and Watchdog Timer are started and 'Go_Offline = 0' is set                                                                                                                                                   |

Figure 5-3: Coding of Mode Register 1

# 5.1.3 Mode Register 2

Setting parameters for Mode Register 2 may take place in the Offline State only (like Mode Register 0).

| Address |          |                           | Dosignation |          |             |             |                          |             |                   |
|---------|----------|---------------------------|-------------|----------|-------------|-------------|--------------------------|-------------|-------------------|
| Address | 7        | 6                         | 5           | 4        | 3           | 2           | 1                        | 0           | Designation       |
|         | 0        | 0                         | 0           | 0        | 0           | 0           | 0                        | 1           | Reset Value       |
| 0CH     | 4kB_Mode | No_Check_<br>Prm_Reserved | SYNC_Pol    | SYNC_Ena | DX_Int_Port | DX_Int_Mode | No_Check_<br>GC_Reserved | GC_Int_Mode | Mode Reg 2<br>7 0 |

|              | Mode Register 2, Address 0CH:                                                                                                                                                                                                                                    |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7<br>w-0 | 4KB_Mode: size of internal RAM  0 = 2K Byte RAM (default).  1 = 4K Byte RAM                                                                                                                                                                                      |
| bit 6<br>w-0 | No_Check_Prm_Reserved: disables checking of the reserved bits in DPV1_Status_2/3 of Set_Prm telegram  0 = reserved bits of a Set_Prm telegram are checked (default).  1 = reserved bits of a Set_Prm telegram are not checked.                                   |
| bit 5<br>w-0 | SYNC_Pol: polarity of SYNC pulse (for Isochronous Mode only)  0 = negative polarity of SYNC pulse (default)  1 = positive polarity of SYNC pulse                                                                                                                 |
| bit 4<br>w-0 | SYNC_Ena: enables generation of SYNC pulse (for Isochronous Mode only)  0 = SYNC pulse generation is disabled (default)  1 = SYNC pulse generation is enabled                                                                                                    |
| bit 3<br>w-0 | <ul> <li>DX_Int_Port: Port mode for DX_Out interrupt (ignored if SYNC_Ena set)</li> <li>0 = DX_Out interrupt is not assigned to port DATAEXCH (default).</li> <li>1 = DX_Out Interrupt (synchronized to SYNCH telegram) is assigned to port DATAEXCH.</li> </ul> |
| bit 2<br>w-0 | DX_Int_Mode: Mode of DX_out interrupt  0 = DX_Out interrupt is only generated, if Len_Dout_Buf is unequal 0 (default).  1 = DX_Out interrupt is generated after every Data_Exchange telegram                                                                     |
| bit 1<br>w-0 | No_Check_GC_Reserved: Disables checking of the reserved bits in Global_Control telegram  0 = reserved bits of a Global_Control telegram are checked (default).  1 = reserved bits of a Global_Control telegram are not checked.                                  |
| bit 0<br>w-1 | GC_Int_Mode: Controls generation of New_GC_Command interrupt  0 = New_GC_Command interrupt is only generated, if a changed Global_Control telegram is received  1 = New_GC_Command interrupt is generated after every Global_Control telegram (default)          |

Figure 5-4: Coding of Mode Register 2

# 5.1.4 Mode Register 3

Setting parameters for Mode Register 3 may take place in the Offline State only (like Mode Register 0).

| Address |   |      | Designation |   |                   |             |               |                 |                   |
|---------|---|------|-------------|---|-------------------|-------------|---------------|-----------------|-------------------|
| Address | 7 | 6    | 5           | 4 | 3                 | 2           | 1             | 0               | Designation       |
| 12H     |   | Rese | erved       |   | PLL_<br>Supported | En_Chk_SSAP | DX_Int_Mode_2 | GC_Int_Mode_Ext | Mode Reg 3<br>7 0 |

|              | Mode Register 3, Address 12H:                                                                                                                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7<br>w-0 | Reserved                                                                                                                                                                                                                               |
| bit 6<br>w-0 | Reserved                                                                                                                                                                                                                               |
| bit 5<br>w-0 | Reserved                                                                                                                                                                                                                               |
| bit 4<br>w-0 | Reserved                                                                                                                                                                                                                               |
| bit 3<br>w-0 | PLL_Supported: Enables IsoM-PLL  0 = PLL is disabled  1 = PLL is enabled; For use of PLL, SYNC_Ena must be set.                                                                                                                        |
| bit 2<br>w-0 | En_Chk_SSAP: Evaluation of Source Address Extension  0 = VPC3+ accept any value of S_SAP  1 = VPC3+ only process the received telegram if the S_SAP match to the default values presented by the IEC 61158                             |
| bit 1<br>w-0 | DX_Int_Mode_2: Mode of DX_out interrupt  0 = DX_Out interrupt is generated after each Data_Exch telegram  1 = DX_Out interrupt is only generated, if received data is not equal to current data in DX_Out buffer of user               |
| bit 0<br>w-0 | GC_Int_Mode_Ext: extend GC_Int_Mode, works only if GC_Int_Mode=0  0 = GC Interrupt is only generated, if changed GC telegram is received  1 = GC Interrupt is only generated, if GC telegram with changed  Control_Command is received |

Figure 5-5: Coding of Mode Register 3

# 5.2 Status Register

The Status Register shows the current VPC3+S status and can be read only.

| Address        |     | Decignation |      |       |        |        |        |                          |                      |
|----------------|-----|-------------|------|-------|--------|--------|--------|--------------------------|----------------------|
| Audress        | 7   | 6           | 5    | 4     | 3      | 2      | 1      | 0                        | Designation          |
| 04H<br>(Intel) | WD_ | State       | DP_S | State | served | g_Flag | served | Offline/<br>Passive_Idle | Status-Reg 70        |
|                | 1   | 0           | 1    | 0     | Reser  | Diag   | Resen  | O∰<br>Pas                | See below for coding |

| Address        | Address Bit Position |       |         |    |    |      |                      |   |             |  |  |
|----------------|----------------------|-------|---------|----|----|------|----------------------|---|-------------|--|--|
| Address        | 15                   | 14    | 13      | 12 | 11 | 10   | 9                    | 8 | Designation |  |  |
| 05H<br>(Intel) | ,                    | VPC3+ | Release | )  |    | Baud | Status-Reg<br>158    |   |             |  |  |
|                | 3                    | 2     | 1       | 0  | 3  | 2    | See below for coding |   |             |  |  |

Copyright © profichip GmbH, 2012

|                 | Status Register,Low-Byte, Address 04H (Intel):                                                                                                                              |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7,6<br>r-00 | WD_State 10: State of the Watchdog State Machine  00 = BAUD_SEARCH state  01 = BAUD_CONTROL state  10 = DP_CONTROL state  11 = Not possible                                 |
| bit 5,4<br>r-00 | DP_State 10: State of the DP State Machine  00 = WAIT-PRM state  01 = WAIT-CFG state  10 = DATA-EXCH state  11 = Not possible                                               |
| bit 3<br>r-0    | Reserved                                                                                                                                                                    |
| bit 2<br>r-0    | Diag_Flag: Status of the Diagnosis-Buffer  0 = The Diagnosis-Buffer had been fetched by the DP-Master.  1 = The Diagnosis-Buffer had not been fetched by the DP-Master yet. |
| bit 1<br>r-0    | Reserved                                                                                                                                                                    |
| bit 0<br>r-0    | Offline/Passive-Idle: Offline-/Passive_Idle state  0 = VPC3+S is in Offline.  1 = VPC3+S is in Passive_Idle.                                                                |

Figure 5-6: Status Register, Low-Byte

```
Status Register, High-Byte, Address 05H (Intel):
bit 15-12 VPC3+-Release 3..0: Release number for VPC3+
r-1110
         1110
bit 11-8
         Baud Rate 3..0 : The baud rate found by VPC3+S
r-1111
         0000 = 12,00 \text{ Mbit/s}
         0001 =
                    6,00 Mbit/s
                    3,00 Mbit/s
         0010 =
         0011 =
                    1,50 Mbit/s
         0100 = 500,00 Kbit/s
         0101 = 187,50 Kbit/s
         0110 =
                   93,75 Kbit/s
         0111 =
                   45,45 Kbit/s
         1000 =
                   19,20 Kbit/s
                    9,60 Kbit/s
         1001 =
         1111 = after reset and during baud rate search
         Rest = not possible
```

Figure 5-7: Status Register, High-Byte

### 5.4.1 Automatic Baud Rate Identification

The VPC3+S starts searching for the transmission rate using the highest baud rate. If no SD1 telegram, SD2 telegram, or SD3 telegram was received completely and without errors during the monitoring time, the search continues using the next lower baud rate.

After identifying the correct baud rate, the VPC3+S switches to the BAUD\_CONTROL state and observes the baud rate. The monitoring time can be parameterized (WD\_BAUD\_CONTROL\_Val). The watchdog uses a clock of 100 Hz (10 ms). Each telegram to its own Station\_Address received with no errors resets the Watchdog. If the timer expires, the VPC3+S switches to the BAUD\_SEARCH state again.

### 5.4.2 Baud Rate Monitoring

The detected baud rate is permanently monitored in BAUD\_CONTROL. The Watchdog is triggered by each error-free telegram to its own Station\_Address. The monitoring time results from multiplying twice WD\_BAUD\_CONTROL\_Val (user sets this parameter) by the time base (10 ms). If the timer expires, WD\_SM again goes to BAUD\_SEARCH. If the user uses the DP protocol (DP\_Mode = 1, see Mode Register 0), the watchdog is used for the DP\_CONTROL state, after a Set\_Prm telegram was received with an enabled response time monitoring (WD\_On = 1). The watchdog timer remains in the baud rate monitoring state when the master monitoring is disabled (WD\_On = 0). The DP\_SM is not reset when the timer expires in the state BAUD\_CONTROL. That is, the DP-Slave remains in the DATA-EXCH state, for example.

### 5.4.3 Response Time Monitoring

The DP\_CONTROL state serves as the response time monitoring of the DP-Master (Diag\_Master\_Add). The used monitoring time results from multiplying both watchdog factors and then multiplying this result with the time base (1 ms or 10 ms):

T<sub>WD</sub> = WD\_Base \* WD\_Fact\_1 \* WD\_Fact\_2 (See byte 7 of the Set\_Prm telegram.)

The user can load the two watchdog factors (WD\_Fact\_1 and WD\_Fact\_2) and the time base that represents a measurement for the monitoring time via the Set\_Prm telegram with any value between 1 and 255.

### **EXCEPTION:**

The WD\_Fact\_1 = WD\_Fact\_2 = 1 setting is not allowed. The circuit does not check this setting.

A monitoring time between 2 ms and 650 s - independent of the baud rate - can be implemented with the allowed watchdog factors.

If the monitoring time expires, the VPC3+S goes to BAUD\_CONTROL state again and generates the WD\_DP\_CONTROL\_Timeout interrupt. In addition, the DP State Machine is reset, that is, it generates the reset states of the buffer management. This operation mode is recommended for the most applications.

If another DP-Master takes over the VPC3+S, the Watchdog State Machine either branches to BAUD\_CONTROL (WD\_On = 0) or to DP\_CONTROL (WD\_On = 1).

## 6.2 Description of the DP Services

### 6.2.1 **Set\_Slave\_Add (SAP 55)**

### Sequence for the Set Slave Add service

The user can disable this service by setting 'R\_SSA\_Puf\_Ptr = 00H'. The Station\_Address must then be determined, for example, by reading a DIP-switch or an EEPROM and writing the address in the RAM cell R TS Adr.

There must be a non-volatile memory available (for example an external EEPROM) to support this service. It must be possible to store the Station\_Address and the Real\_No\_Add\_Change ('True' = FFH) parameter in this EEPROM. After each restart caused by a power failure, the user must read these values from the EEPROM again and write them to the R\_TS\_Adr und R\_Real\_No\_Add\_Change RAM registers.

If SAP55 is enabled and the Set\_Slave\_Add telegram is received correctly, the VPC3+S enters the pure data in the Aux-Buffer 1/2, exchanges the Aux-Buffer 1/2 for the Set\_Slave\_Add-Buffer, stores the entered data length in R\_Len\_SSA\_Data, generates the New\_SSA\_Data interrupt and internally stores the New\_Slave\_Add as Station\_Address and the No\_Add\_Chg as Real\_No\_Add\_Chg. The user does not need to transfer this changed parameter to the VPC3+S again. After reading the buffer, the user generates the SSA\_Buffer\_Free\_Cmd (read operation on address 14H). This makes the VPC3+S ready again to receive another Set\_Slave\_Add telegram (for example, from a different DP-Master).

The VPC3+S reacts automatically to errors.

| Address |   |   |   | Bit Po | sition |   |   |   | Decignation          |  |
|---------|---|---|---|--------|--------|---|---|---|----------------------|--|
| Address | 7 | 6 | 5 | 4      | 3      | 2 | 1 | 0 | Designation          |  |
| 14H     | 0 | 0 | 0 | 0      | 0      | 0 | 0 | 0 | SSA_Buf_<br>Free_Cmd |  |

|         | SSA_Buf_Free_Cmd, Address 14H: |
|---------|--------------------------------|
| bit 7-0 | Don't care: Read as '0'        |

Figure 6-3: Coding of SSA\_Buffer\_Free\_Command

### Structure of the Set\_Slave\_Add Telegram

The net data are stored as follows in the SSA buffer:

| Duto          |   |   | Decignation |   |   |   |   |   |                                                           |  |  |
|---------------|---|---|-------------|---|---|---|---|---|-----------------------------------------------------------|--|--|
| Byte          | 7 | 6 | 5           | 4 | 3 | 2 | 1 | 0 | Designation                                               |  |  |
| 0             |   |   |             |   |   |   |   |   | New_Slave_Address                                         |  |  |
| 1             |   |   |             |   |   |   |   |   | Ident_Number_High                                         |  |  |
| 2             |   |   |             |   |   |   |   |   | Ident_Number_Low                                          |  |  |
| 3             |   |   |             |   |   |   |   |   | No_Add_Chg                                                |  |  |
| 4<br>:<br>243 |   |   |             |   |   |   |   |   | Rem_Slave_Data<br>additional application<br>specific data |  |  |

Figure 6-4: Structure of the Set\_Slave\_Add Telegram

## 6.2.2 Set \_Prm (SAP 61)

### **Parameter Data Structure**

The VPC3+S evaluates the first seven data bytes (without User\_Prm\_Data), or the first eight data bytes (with User\_Prm\_Data). The first seven bytes are specified according to the standard. The eighth byte is used for VPC3+S specific characteristics. The additional bytes are available to the application.

If a PROFIBUS DP extension shall be used, the bytes 7-9 are called DPV1\_Status and must be coded as described in section 7, "PROFIBUS DP Extensions". Generally it is recommended to start the User\_Prm\_Data first with byte 10.

| Durto          |                 |                |                      | Bit Po         | sition |          |                      |                       | Decimation                           |
|----------------|-----------------|----------------|----------------------|----------------|--------|----------|----------------------|-----------------------|--------------------------------------|
| Byte           | 7               | 6              | 5                    | 4              | 3      | 2        | 1                    | 0                     | Designation                          |
| 0              | Lock_<br>Req    | Unlock_<br>Req | Sync_<br>Req         | Freeze_<br>Req | MD_ON  | Reserved | Reserved             | Reserved              | Station Status                       |
| 1              |                 |                |                      |                |        |          |                      |                       | WD_Fact_1                            |
| 2              |                 |                |                      |                |        |          |                      |                       | WD_Fact_2                            |
| 3              |                 |                |                      |                |        |          |                      |                       | minT <sub>SDR</sub>                  |
| 4              |                 |                |                      |                |        |          |                      |                       | Ident_Number_High                    |
| 5              |                 |                |                      |                |        |          |                      |                       | Ident_Number_Low                     |
| 6              |                 |                |                      |                |        |          |                      |                       | Group_Ident                          |
| 7              | DPV1_<br>Enable | Fail_Safe      | Publisher_<br>Enable | 0              | 0      | WD_Base  | Dis_Stop_<br>Control | Dis_Start_<br>Control | Spec_User_Prm_Byte<br>/DPV1_Status_1 |
| 8              |                 |                |                      |                |        |          |                      |                       | DPV1_Status_2                        |
| 9              |                 |                |                      |                |        |          |                      |                       | DPV1_Status_3                        |
| 10<br>:<br>243 |                 |                |                      |                |        |          |                      |                       | User_Prm_Data                        |

Figure 6-5: Format of the Set\_Prm Telegram

|         | Spec_User_Prm_Byte / DPV1_Status_1:                                                                                                          |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7   | DPV1_Enable:                                                                                                                                 |
|         | 0 = DP-V1 extensions disabled (default)<br>1 = DP-V1 extensions enabled                                                                      |
| bit 6   | Fail_Safe:                                                                                                                                   |
|         | 0 = Fail Safe mode disabled (default)<br>1 = Fail Safe mode enabled                                                                          |
| bit 5   | Publisher_Enable:                                                                                                                            |
|         | 0 = Publisher function disabled (default)<br>1 = Publisher function enabled                                                                  |
| bit 4-3 | Reserved: To be parameterized with '0'                                                                                                       |
| bit 2   | WD_Base: Watchdog Time Base                                                                                                                  |
|         | 0 = Watchdog time base is 10 ms (default)<br>1 = Watchdog time base is 1 ms                                                                  |
| bit 1   | Dis_Stop_Control: Disable Stop bit Control                                                                                                   |
|         | <ul><li>0 = Stop bit monitoring in the receiver is enabled (default)</li><li>1 = Stop bit monitoring in the receiver is disabled</li></ul>   |
| bit 0   | Dis_Start_Control: Disable Start bit Control                                                                                                 |
|         | <ul><li>0 = Start bit monitoring in the receiver is enabled (default)</li><li>1 = Start bit monitoring in the receiver is disabled</li></ul> |

Figure 6-6: Spec\_User\_Prm\_Byte / DPV1\_Status\_1

It is recommended  $\underline{not}$  to use the DPV1\_Status bytes (bytes 7-9) for user parameter data.

### **Parameter Data Processing Sequence**

In the case of a positive validation of more than seven data bytes, the VPC3+S carries out the following reaction:

The VPC3+S exchanges Aux-Buffer 1/2 (all data bytes are entered here) for the Parameter-Buffer, stores the input data length in R\_Len\_Prm\_Data and triggers the New\_Prm\_Data interrupt. The user must then check the User\_Prm\_Data and either reply with User\_Prm\_Data\_Okay\_Cmd or with User\_Prm\_Data\_Not\_Okay\_Cmd. The entire telegram is entered in this buffer. The user parameter data are stored beginning with data byte 8, or with byte 10 if DPV1\_Status bytes used.

The user response (User\_Prm\_Data\_Okay\_Cmd or User\_Prm\_Data\_Not\_Okay\_Cmd) clears the New\_Prm\_Data interrupt. The user cannot acknowledge the New\_Prm\_Data interrupt in the IAR register.

With the User\_Prm\_Data\_Not\_Okay\_Cmd message, relevant diagnosis bits are set and the DP\_SM branches to WAIT-PRM.

The User\_Prm\_Data\_Okay and User\_Prm\_Data\_Not\_Okay acknow-ledgements are read accesses to defined registers with the relevant signals:

User\_Prm\_Finished: No additional parameter telegram is present.

Prm\_Conflict: An additional parameter telegram is present,

processing again

Not Allowed: Access not permitted in the current bus state

| Address |   |   |   | Bit Po | sition |   |    |               | Designation       |  |
|---------|---|---|---|--------|--------|---|----|---------------|-------------------|--|
| Audiess | 7 | 6 | 5 | 4      | 3      | 2 | 1  | 0             | Designation       |  |
| 0EH     | 0 | 0 | 0 | 0      | 0      | 0 | Ų  | Ш             | User_Prm_         |  |
| UEH     | 0 | 0 | O | U      | U      | U | Ψ. | $\Rightarrow$ | Data_Okay         |  |
|         |   |   |   |        |        |   | 0  | 0             | User_Prm_Finished |  |
|         |   |   |   |        |        |   | 0  | 1             | Prm_Conflict      |  |
|         |   |   |   |        |        |   | 1  | 1             | Not_Allowed       |  |

| Address |   |   |   | Designation |   |   |    |                         |                   |
|---------|---|---|---|-------------|---|---|----|-------------------------|-------------------|
| Address | 7 | 6 | 5 | 4           | 3 | 2 | 1  | 0                       | Designation       |
| 0FH     | 0 | 0 | 0 | 0           | 0 | 0 | U. | $\downarrow \downarrow$ | User_Prm_         |
| UFFI    | 0 | O | 0 | U           | 0 | U | Ψ. | <b>&gt;</b>             | Data_Not_Okay     |
|         |   |   |   |             |   |   | 0  | 0                       | User_Prm_Finished |
|         |   |   |   |             |   |   | 0  | 1                       | Prm_Conflict      |
|         |   |   |   |             |   |   | 1  | 1                       | Not_Allowed       |

Figure 6-7: Coding of User\_Prm\_(Not)\_Okay\_Cmd

If another Set\_Prm telegram is supposed to be received in the meantime, the signal Prm\_Conflict is returned for the positive or negative acknowledgement of the first Set\_Prm telegram. Then the user must repeat the validation because the VPC3+S has made a new Parameter-Buffer available.

### 6.2.3 Chk\_Cfg (SAP 62)

The user checks the correctness of the configuration data. After receiving an error-free Chk\_Cfg telegram, the VPC3+S exchanges the Aux-Buffer 1/2 (all data bytes are entered here) for the Config-Buffer, stores the input data length in R\_Len\_Cfg\_Data and generates the New\_Cfg\_Data interrupt.

Then the user has to check the User\_Config\_Data and either respond with User\_Cfg\_Data\_Okay\_Cmd or with User\_Cfg\_Data\_Not\_Okay\_Cmd. The pure data is entered in the buffer in the format of the standard.

The user response (User\_Cfg\_Data\_Okay\_Cmd or the User\_Cfg\_Data\_Not\_Okay\_Cmd response) clears the New\_Cfg\_Data interrupt. The user cannot acknowledge the New\_Cfg\_Data in the IAR register.

If an incorrect configuration is reported, several diagnosis bits are changed and the VPC3+S branches to state WAIT-PRM.

For a correct configuration, the transition to DATA-EXCH takes place immediately, if trigger counters for the parameter telegrams and configuration telegrams are at 0. When entering into DATA-EXCH, the VPC3+S also generates the Go/Leave\_DATA-EXCH Interrupt.

If the received configuration data from the Config-Buffer is supposed to result in a change to the Read\_Config-Buffer (contains the data for the Get\_Cfg telegram), the user have to make the new Read\_Config data available in the Read\_Config-Buffer before the User\_Cfg\_Data\_Okay\_Cmd acknowledgement, that is the user has to copy the new configuration data into the Read\_Config-Buffer.

During acknowledgement, the user receives information about whether there is a conflict or not. If another Chk\_Cfg telegram was supposed to be

received in the meantime, the user receives the Cfg\_Conflict signal during the positive or negative acknowledgement of the first Chk\_Cfg telegram. Then the user must repeat the validation, because the VPC3+S have made a new Config-Buffer available.

The User\_Cfg\_Data\_Okay\_Cmd and User\_Cfg\_Data\_Not\_Okay\_Cmd acknowledgements are read accesses to defined memory cells with the relevant Not\_Allowed, User\_Cfg\_Finished, or Cfg\_Conflict signals.

If the New\_Prm\_Data and New\_Cfg\_Data are supposed to be present simultaneously during start-up, the user must maintain the Set\_Prm and then the Chk\_Cfg acknowledgement sequence.

| Address |   |   |   | Designation |   |             |    |              |                        |
|---------|---|---|---|-------------|---|-------------|----|--------------|------------------------|
| Address | 7 | 6 | 5 | 4           | 3 | 2           | 1  | 0            | Designation            |
| 10H     | 0 | 0 | 0 | 0           | 0 | 0           | Ų  | $\downarrow$ | User_Cfg_              |
| ТОП     | O | U | O | U           | O | U           | Ψ. | <b>&gt;</b>  | User_Cfg_<br>Data_Okay |
|         |   |   |   |             |   |             | 0  | 0            | User_Cfg_Finished      |
|         |   |   |   |             |   |             |    |              | Cfg_Conflict           |
|         |   |   |   | 1           | 1 | Not_Allowed |    |              |                        |

| Address |   |   |   | - Designation |   |   |                         |              |                            |
|---------|---|---|---|---------------|---|---|-------------------------|--------------|----------------------------|
| Audress | 7 | 6 | 5 | 4             | 3 | 2 | 1                       | 0            | Designation                |
| 11H     | 0 | 0 | 0 | 0             | 0 | 0 | $\downarrow \downarrow$ | $\downarrow$ | User_Cfg_                  |
| ПП      | U | 0 | U | U             | 0 | U | Ψ.                      | <b>&gt;</b>  | User_Cfg_<br>Data_Not_Okay |
|         |   |   |   |               |   |   | 0                       | 0            | User_Cfg_Finished          |
|         |   |   |   |               |   |   | 0                       | 1            | Cfg_Conflict               |
|         |   |   |   |               |   |   | 1                       | 1            | Not_Allowed                |

Figure 6-8: Coding of User\_Cfg\_(Not)\_Okay\_Cmd

## 6.2.4 Slave\_Diag (SAP 60)

### **Diagnosis Processing Sequence**

Two buffers are available for diagnosis. These two buffers can have different lengths. One Diagnosis-Buffer, which is sent on a diagnosis request, is always assigned to the VPC3+S. The user can pre-process new diagnosis data in the other buffer parallel. If the new diagnosis data are to be sent, the user issues the New\_Diag\_Cmd to make the request to exchange the Diagnosis-Buffers. The user receives confirmation of the buffer exchange with the Diag\_Buffer\_Changed interrupt.

When the buffers are exchanged, the internal Diag\_Flag is also set. For an activated Diag\_Flag, the VPC3+S responds during the next

Data\_Exchange with high-priority response data. That signals the DP-Master that new diagnosis data are present at the DP-Slave. The DP-Master then fetches the new diagnosis data with a Slave\_Diag telegram. Then the Diag\_Flag is cleared again. However, if the user signals 'Diag.Stat\_Diag = 1' (that is static diagnosis, see the structure of the Diagnosis-Buffer), the Diag\_Flag still remains activated after the relevant DP-Master has fetched the diagnosis. The user can poll the Diag\_Flag in the Status Register to find out whether the DP-Master has already fetched the diagnosis data before the old data is exchanged for the new data.

# According to IEC 61158, Static Diagnosis should only be used during start-up.

Status coding for the diagnosis buffers is stored in the Diag\_Buffer\_SM control parameter. The user can read this cell with the possible codings for both buffers: User, VPC3+, or VPC3+\_Send\_Mode.

| Address |   |   |   | Designation |                     |  |  |  |                |
|---------|---|---|---|-------------|---------------------|--|--|--|----------------|
| Address | 7 | 6 | 5 | 0           | Designation         |  |  |  |                |
| 0CH     | 0 | 0 | 0 | 0           | Diag_Buf2 Diag_Buf1 |  |  |  | Diag_Buffer_SM |

|         | Diag_Buffer_SM, Address 0CH:                                                                      |
|---------|---------------------------------------------------------------------------------------------------|
| bit 7-4 | Don't care: Read as '0'                                                                           |
| bit 3-2 | Diag_Buf2: Assignment of Diagnosis Buffer 2  00 = Nil  01 = User  10 = VPC3+  11 = VPC3_Send_Mode |
| bit 1-0 | Diag_Buf1: Assignment of Diagnosis Buffer 1  00 = Nil  01 = User  10 = VPC3+  11 = VPC3_Send_Mode |

Figure 6-9: Diagnosis Buffer Assignment

The New\_Diag\_Cmd is also a read access to a defined control parameter indicating which Diagnosis-Buffer belongs to the user after the exchange or whether both buffers are currently assigned to the VPC3+S (No\_Buffer, Diag Buf1, Diag Buf2).

| Address |   |           |   | Bit Po | sition |   |    |              | Designation |  |
|---------|---|-----------|---|--------|--------|---|----|--------------|-------------|--|
| Address | 7 | 6         | 5 | 4      | 3      | 2 | 1  | 0            | Designation |  |
| UDH     | 0 | 0         | 0 | 0      | 0      | 0 | Ų  | $\downarrow$ | New_Diag_   |  |
| 0DH     | U | U         | 0 | 0      | 0      | U | Ψ. | <b>&gt;</b>  | Buffer_Cmd  |  |
|         |   |           |   |        |        |   | 0  | 0            | No_Buffer   |  |
|         |   |           |   |        |        |   | 0  | 1            | Diag_Buf1   |  |
|         |   | Diag_Buf2 |   |        |        |   |    |              |             |  |

Figure 6-10: Coding of New\_Diag\_Cmd

| Byte        |   |   |                                 | Bit Po | sition |                       |           |          | Designation |
|-------------|---|---|---------------------------------|--------|--------|-----------------------|-----------|----------|-------------|
| Буце        | 7 | 6 | 5                               | 4      | 3      | 2                     | 1         | 0        | Designation |
| 0           |   |   |                                 |        |        | Ext_Diag_<br>Overflow | Stat_Diag | Ext_Diag |             |
| 1           |   |   |                                 |        |        |                       |           |          |             |
| 2           |   |   |                                 |        |        |                       |           |          |             |
| 3           |   |   |                                 |        |        |                       |           |          |             |
| 4           |   |   |                                 |        |        |                       |           |          |             |
| 5           |   |   |                                 |        |        |                       |           |          |             |
| 6<br>:<br>n |   |   | Ext_Diag_Data<br>(n = max. 243) |        |        |                       |           |          |             |

Figure 6-11: Format of the Diagnosis-Buffer

The Ext\_Diag\_Data must be entered into the buffers after the VPC3+S internal diagnosis data. Three different formats are possible here: device-related, ID-related and port-related. If PROFIBUS DP extensions shall be used, the device-related diagnosis is substituted by alarm and status messages. In addition to the Ext\_Diag\_Data, the buffer length also includes the VPC3+S diagnosis bytes (R\_Len\_Diag\_Buf 1, R\_Len\_Diag\_Buf 2).

### 6.2.5 Write\_Read\_Data / Data\_Exchange (Default\_SAP)

### **Writing Outputs**

The VPC3+S writes the received output data in the 'D' buffer. After an error-free receipt, the VPC3+S shifts the newly filled buffer from 'D' to 'N'. In addition, the DX\_Out interrupt is generated. The user now fetches the current output data from 'N'. The buffer changes from 'N' to 'U' with the Next\_Dout\_Buffer\_Cmd, so that the current data can be transmitted to the application by a RD\_Output request from a DP-Master.

If the user's evaluation cycle time is shorter than the bus cycle time, the user does not find any new buffers with the next Next\_Dout\_Buffer\_Cmd in 'N'. Therefore, the buffer exchange is omitted. At a 12 Mbit/s baud rate, it is more likely, however, that the user's evaluation cycle time is larger than the bus cycle time. This makes new output data available in 'N' several times before the user fetches the next buffer. It is guaranteed, however, that the user receives the data last received.

For power-on, LEAVE-MASTER and the Global\_Control telegram with 'Clear\_Data = 1', the VPC3+S deletes the 'D' buffer and then shifts it to 'N'. This also takes place during power-up (entering the WAIT-PRM state). If the user fetches this buffer, he receives U\_Buffer\_Cleared during the Next\_Dout\_Buffer\_Cmd. If the user is supposed to enlarge the output data buffer after the Chk\_Cfg telegram, the user must delete this deviation in the 'N' buffer himself (possible only during the start-up phase in the WAIT-CFG state).

If 'Diag.Sync\_Mode = 1', the 'D' buffer is filled but not exchanged with the Data\_Exchange telegram. It is exchanged at the next Sync or Unsync command sent by Global\_Control telegram.

| Address |   | Designation |   |   |             |   |  |   |                |
|---------|---|-------------|---|---|-------------|---|--|---|----------------|
| Address | 7 | 6           | 5 | 0 | Designation |   |  |   |                |
| 0AH     | F | =           | U |   | ١           | ٧ |  | ) | Dout_Buffer_SM |

|         | Dout_Buffer_SM, Address 0AH:                                                                        |
|---------|-----------------------------------------------------------------------------------------------------|
| bit 7-6 | F: Assignment of the F-Buffer  00 = Nil  01 = Dout_Buf_Ptr1  10 = Dout_Buf_Ptr2  11 = Dout_Buf_Ptr3 |
| bit 5-4 | U: Assignment of the U-Buffer  00 = Nil  01 = Dout_Buf_Ptr1  10 = Dout_Buf_Ptr2  11 = Dout_Buf_Ptr3 |
| bit 3-2 | N: Assignment of the N-Buffer  00 = Nil  01 = Dout_Buf_Ptr1  10 = Dout_Buf_Ptr2  11 = Dout_Buf_Ptr3 |
| bit 1-0 | D: Assignment of the D-Buffer  00 = Nil  01 = Dout_Buf_Ptr1  10 = Dout_Buf_Ptr2  11 = Dout_Buf_Ptr3 |

Figure 6-12: Dout-Buffer Management

When reading the Next\_Dout\_Buffer\_Cmd the user gets the information which buffer ('U' buffer) belongs to the user after the change, or whether a change has taken place at all.

| Address |   | Designation |   |   |                      |                    |       |        |                                              |
|---------|---|-------------|---|---|----------------------|--------------------|-------|--------|----------------------------------------------|
| Audiess | 7 | 6           | 5 | 4 | 3                    | 2                  | 1     | 0      | Designation                                  |
| ОВН     | 0 | 0           | 0 | 0 | U_Buffer_<br>Cleared | State_U_<br>Buffer | Ind U | Buffer | Next_Dout_<br>Buf_Cmd<br>See coding<br>below |

|         | Next_Dout_Buf_Cmd, Address 0BH:                                                                 |
|---------|-------------------------------------------------------------------------------------------------|
| bit 7-4 | Don't care: Read as '0'                                                                         |
| bit 3   | U_Buffer_Cleared: User-Buffer-Cleared Flag  0 = U buffer contains data  1 = U buffer is cleared |
| bit 2   | State_U_Buffer: State of the User-Buffer  0 = no new U buffer  1 = new U buffer                 |
| bit 1-0 | Ind_U_Buffer: Indicated User-Buffer  01 = Dout_Buf_Ptr1  10 = Dout_Buf_Ptr2  11 = Dout_Buf_Ptr3 |

Figure 6-13: Coding of Next\_Dout\_Buf\_Cmd

The user must clear the 'U' buffer during initialization so that defined (cleared) data can be sent for a RD\_Output telegram before the first data cycle.

### **Reading Inputs**

The VPC3+S sends the input data from the 'D' buffer. Prior to sending, the VPC3+S fetches the Din-Buffer from 'N' to 'D'. If no new buffer is present in 'N', there is no change.

The user makes the new data available in 'U'. With the New\_Din\_Buffer\_Cmd, the buffer changes from 'U' to 'N'. If the user's preparation cycle time is shorter than the bus cycle time, not all new input data are sent, but just the most current. At a 12 Mbit/s baud rate, it is more likely, however, that the user's preparation cycle time is larger than the bus cycle time. Then the VPC3+S sends the same data several times in succession.

During start-up, the VPC3+S does not go to DATA-EXCH before all parameter telegrams and configuration telegrams have been acknowledged.

If 'Diag.Freeze\_Mode = 1', there is no buffer change prior to sending.

The user can read the status of the state machine cell with the following codings for the four states: Nil, Dout\_Buf\_Ptr1, Dout\_Buf\_Ptr2 and Dout\_Buf\_Ptr3. The pointer for the current data is in the 'N' state.

| Address |                             |   |   | Decimation |   |   |   |             |               |
|---------|-----------------------------|---|---|------------|---|---|---|-------------|---------------|
| Address | 7 6 5 4 3 2 1 0 Designation |   |   |            |   |   |   | Designation |               |
| 08H     | F                           | = | Ų | J          | ١ | 1 | [ | )           | Din_Buffer_SM |

|         | Din_Buffer_SM, Address 08H:                                                                      |
|---------|--------------------------------------------------------------------------------------------------|
| bit 7-6 | F: Assignment of the F-Buffer  00 = Nil  01 = Din_Buf_Ptr1  10 = Din_Buf_Ptr2  11 = Din_Buf_Ptr3 |
| bit 5-4 | U: Assignment of the U-Buffer  00 = Nil  01 = Din_Buf_Ptr1  10 = Din_Buf_Ptr2  11 = Din_Buf_Ptr3 |
| bit 3-2 | N: Assignment of the N-Buffer  00 = Nil  01 = Din_Buf_Ptr1  10 = Din_Buf_Ptr2  11 = Din_Buf_Ptr3 |
| bit 1-0 | D: Assignment of the D-Buffer  00 = Nil  01 = Din_Buf_Ptr1  10 = Din_Buf_Ptr2  11 = Din_Buf_Ptr3 |

Figure 6-14: Din-Buffer Management

| Address |                 |   |   | Designation |             |   |              |              |                 |
|---------|-----------------|---|---|-------------|-------------|---|--------------|--------------|-----------------|
| Address | 7 6 5 4 3 2 1 0 |   |   | 0           | Designation |   |              |              |                 |
| 09H     | 0               | 0 | 0 | 0           | 0           | 0 | $\downarrow$ | $\downarrow$ | New_Din_Buf_Cmd |
|         |                 |   |   |             |             |   | 0            | 1            | Din_Buf_Ptr1    |
|         |                 |   |   |             |             |   | 1            | 0            | Din_Buf_Ptr2    |
|         |                 |   |   |             |             |   | 1            | 1            | Din_Buf_Ptr3    |

Figure 6-15: Coding of New\_Din\_Buf\_Cmd

### User\_Watchdog\_Timer

After start-up (DATA-EXCH state), it is possible that the VPC3+S continually answers Data\_Exchange telegrams without the user fetching the received Dout-Buffers or making new Din-Buffers available. If the user processor 'hangs up' the DP-Master would not receive this information. Therefore, a User\_Watchdog\_Timer is implemented in the VPC3+S.

This User\_WD\_Timer is an internal 16-bit RAM cell that is started from a user parameterized value R\_User\_WD\_Value and is decremented by the VPC3+S with each received Data\_Exchange telegram. If the timer reaches the value 0000H, the VPC3+S goes to the WAIT-PRM state and the DP\_SM carries out a LEAVE-MASTER. The user must cyclically set this timer to its start value. Therefore, 'Res\_User\_WD = 1' must be set in Mode Register 1. Upon receipt of the next Data\_Exchange telegram, the VPC3+S again loads the User\_WD\_Timer to the parameterized value R\_User\_WD\_Value and sets 'Res\_User\_WD = 0' (Mode Register 1). During power-up, the user must also set 'Res\_User\_WD = 1', so that the User WD Timer is set to its parameterized value.

### 6.2.6 Global Control (SAP 58)

The VPC3+S processes the Global\_Control telegrams like already described.

The first byte of a valid Global\_Control is stored in the R\_GC\_Command RAM cell. The second telegram byte (Group\_Select) is processed internally.

The interrupt behavior regarding to the reception of a Global\_Control telegram can be configured via bit 8 of Mode Register 2. The VPC3+S either generates the New\_GC\_Control interrupt after each receipt of a Global\_Control telegram (default) or just in case if the Global\_Control differs from the previous one.

The R\_GC\_Command RAM cell is not initialized by the VPC3+S. Therefore the cell has to be preset with 00H during power-up. The user can read and evaluate this cell.

In order to use Sync and Freeze, these functions must be enabled in the Mode Register 0.

| Address |          |          |      | Dosignation |        |          |            |          |                                             |
|---------|----------|----------|------|-------------|--------|----------|------------|----------|---------------------------------------------|
| Audress | 7        | 6        | 5    | 4           | 3      | 2        | 1          | 0        | Designation                                 |
| ЗСН     | Reserved | Reserved | Sync | Unsync      | Freeze | Unfreeze | Clear_Data | Reserved | R_GC_<br>Command<br>See below<br>for coding |

|         | R_GC_Command, Address 3CH:                                                                                                                                                       |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7-6 | Reserved                                                                                                                                                                         |
| bit 5   | Sync:                                                                                                                                                                            |
|         | The output data transferred with a Data_Exchange telegram is changed from 'D' to 'N'. The following transferred output data is kept in 'D' until the next Sync command is given. |
| bit 4   | Unsync:                                                                                                                                                                          |
|         | The Unsync command cancels the Sync command.                                                                                                                                     |
| bit 3   | Freeze:                                                                                                                                                                          |
|         | The input data is fetched from 'N' to 'D' and "frozen". New input data is not fetched again until the DP-Master sends the next Freeze command.                                   |
| bit 2   | Unfreeze:                                                                                                                                                                        |
|         | The Unfreeze command cancels the Freeze command.                                                                                                                                 |
| bit 1   | Clear_Data:                                                                                                                                                                      |
|         | With this command, the output data is deleted in 'D' and is changed to 'N'.                                                                                                      |
| bit 0   | Reserved                                                                                                                                                                         |

Figure 6-16: Format of the Global\_Control Telegram

## 6.2.7 RD\_Input (SAP 56)

The VPC3+S fetches the input data like it does for the Data\_Exchange telegram. Prior to sending, 'N' is shifted to 'D', if new input data are available in 'N'. For 'Diag.Freeze\_Mode = 1', there is no buffer change.

### 6.2.8 RD\_Output (SAP 57)

The VPC3+S fetches the output data from the Dout\_Buffer in 'U'. The user must preset the output data with '0' during start-up so that no invalid data can be sent here. If there is a buffer change from 'N' to 'U' (through the

Next\_Dout\_Buffer\_Cmd) between the first call-up and the repetition, the new output data is sent during the repetition.

## 6.2.9 **Get\_Cfg (SAP 59)**

The user makes the configuration data available in the Read\_Config-Buffer. For a change in the configuration after the Chk\_Cfg telegram, the user writes the changed data in the Config-Buffer, sets 'En\_Change\_Cfg\_buffer = 1' (see Mode Register 1) and the VPC3+S then exchanges the Config-Buffer for the Read\_Config-Buffer. If there is a change in the configuration data during operation (for example, for a modular DP systems), the user must return with Go\_Offline command (see Mode Register 1) to WAIT-PRM.

### **Set\_(Ext\_)Prm (SAP 53 / SAP 61)** 7.1

The PROFIBUS DP extensions require three bytes to implement the new parameterization function. The bits of the Spec User Prm Byte are included.

| Duto           |                            |                          |                             | Bit Po                                     | sition                  |                         |                      |                       | Designation   |
|----------------|----------------------------|--------------------------|-----------------------------|--------------------------------------------|-------------------------|-------------------------|----------------------|-----------------------|---------------|
| Byte           | 7                          | 6                        | 5                           | 4                                          | 3                       | 2                       | 1                    | 0                     | Designation   |
| 0<br>:<br>6    |                            |                          |                             |                                            |                         |                         |                      |                       |               |
| 7              | DPV1_<br>Enable            | Fail_Safe                | Publisher_<br>Enable        | Reserved                                   | Reserved                | WD_Base                 | Dis_Stop_<br>Control | Dis_Start_<br>Control | DPV1_Status_1 |
| 8              | Enable_<br>Pull_Plug_Alarm | Enable_<br>Process_Alarm | Enable_<br>Diagnostic_Alarm | Enable_<br>Manufacturer_<br>Specific_Alarm | Enable_<br>Status_Alarm | Enable_<br>Update_Alarm | 0                    | Chk_Cfg_Mode          | DPV1_Status_2 |
| 9              | PrmCmd                     | 0                        | 0                           | lsoM_Req                                   | Prm_<br>Structure       | Ala                     | arm_Mo               | de                    | DPV1_Status_3 |
| 10<br>:<br>243 |                            |                          |                             |                                            |                         |                         |                      |                       | User_Prm_Data |

Figure 7-1: Set\_Prm with DPV1\_Status bytes

If the extensions are used, the bit Spec\_Clear\_Mode in Mode Register 0 serves as Fail Safe required. Therefore it is used for a comparison with the bit Fail\_Safe in parameter telegram. Whether the DP-Master supports the Fail\_Safe mode or not is indicated by the telegram bit. If the DP-Slave requires Fail\_Safe but the DP-Master doesn't the Prm\_Fault bit is set.

If the VPC3+S should be used for DXB, IsoM or redundancy mode, the parameterization data must be packed in a Structured Prm Data block to distinguish between the User\_Prm\_Data. The bit Prm\_Structure indicates this.

If redundancy should be supported, the PrmCmd\_Supported bit in Mode Register 0 must be set.

| Duto          |   |   |   |   | Designation |   |   |   |                   |
|---------------|---|---|---|---|-------------|---|---|---|-------------------|
| Byte          | 7 | 6 | 5 | 4 | 3           | 2 | 1 | 0 | Designation       |
| 0             |   |   |   |   |             |   |   |   | Structured_Length |
| 1             |   |   |   |   |             |   |   |   | Structure_Typ     |
| 2             |   |   |   |   |             |   |   |   | Slot_Number       |
| 3             |   |   |   |   |             |   |   |   | Reserved          |
| 4<br>:<br>243 |   |   |   |   |             |   |   |   | User_Prm_Data     |

Figure 7-2 : Format of the Structured\_Prm\_Data block

Additional to the Set\_Prm telegram (SAP 61) a Set\_Ext\_Prm (SAP 53) telegram can be used for parameterization. This service is only available in state WAIT-CFG after the reception of a Set\_Prm telegram and before the reception of a Chk\_Cfg telegram. The new Set\_Ext\_Prm telegram simply consists of Structured Prm Data blocks.

The new service uses the same buffer handling as described by Set\_Prm. By means of the New\_Ext\_Prm\_Data interrupt the user can recognize which kind of telegram is entered in the Parameter-Buffer. Additional the SAP 53 must be activated by Set\_Ext\_Prm\_Supported bit in Mode Register 0.

The Aux-Buffer for the Set\_Ext\_Prm is the same as the one for Set\_Prm and has to be different from the Chk\_Cfg Aux-Buffer. Furthermore the Spec\_Prm\_Buf\_Mode in Mode Register 0 must not be used together with SAP 53.

### 7.2 PROFIBUS DP-V1

## 7.2.1 Acyclic Communication Relationships

The VPC3+S supports acyclic communication as described in the DP-V1 specification. Therefore a memory area is required which contains all SAPs needed for the communication. The user must do the initialization of this area (SAP-List) in Offline state. Each entry in the SAP-List consists of 7 bytes. The pointer at address 17H contains the segment base address of the first element of the SAP-List. The last element in the list is always indicated with FFH. If the SAP-List shall not be used, the first entry must be FFH, so the pointer at address 17H must point to a segment base address location that contains FFH.

The new communication features are enabled with DPV1\_Enable in the Set\_Prm telegram.

### 7.3.3 CS (Clock Synchronization)

The Clock Synchronization mechanism synchronizes the time between devices on a PROFIBUS segment. A time master is a DP-Master. The scheme used is a "backwards time based correction". The knowledge of when a special timer event message was broadcasted is subsequently used to calculate appropriate clock adjustments.

The synchronized time can be used for time stamp mechanism.



- 3: read access Receive\_Delay\_Time
- 4: update system timer

Figure 7-26: clock synchronization mechanism

The clock synchronization sequence consists of two messages broad-casted by the time master. When the first message, called Time\_Event, is received the VPC3+S starts the receive delay timer ( $t_{RD}$ ). The time master then sends a second message, called Clock\_Value, which contains the actual time when the Time\_Event was sent plus the send delay time ( $t_{SD}$ ). By receiption of the second message the Clock\_Sync interrupt will be generated. To achieve the most accuracy the receive delay timer is running until the user reads the Clock Sync-Buffer.

The VPC3+S only synchronizes the received telegrams, the system time management is done by the user. The user has also to account for the time after the receive delay timer has been read till the update of the system time ( $t_{PD}$ : process delay time).

The time for transmission delay ( $t_{DT}$ : CS\_Delay\_Time) and the Clock\_Sync\_Interval are communicated to the VPC3+S by a Structured\_Prm\_Data block. The CS\_Delay\_Time is used by the user to calculate the system time:  $t_S$  = Clock\_Value\_Time\_Event +  $t_{DT}$  +  $t_{RD}$  +  $t_{PD}$ 

| Puto         |   |   |                              | Bit Po | sition |   |   |   | Designation                         |
|--------------|---|---|------------------------------|--------|--------|---|---|---|-------------------------------------|
| Byte         | 7 | 6 | 5                            | 4      | 3      | 2 | 1 | 0 | - Designation                       |
| 0            |   |   |                              |        |        |   |   |   | Structured_Length                   |
| 1            | 0 | 0 | 0                            | 0      | 1      | 0 | 0 | 0 | Structure_Type                      |
| 2            | 0 | 0 | 0                            | 0      | 0      | 0 | 0 | 0 | Slot_Number                         |
| 3            | 0 | 0 | 0                            | 0      | 0      | 0 | 0 | 0 | Reserved                            |
| 4<br>:<br>5  |   |   |                              |        |        |   |   |   | Clock_Sync_Interval Time Base 10 ms |
| 6<br>:<br>13 |   | F | CS Delay Time can be omitted |        |        |   |   |   |                                     |

Figure 7-27: Format of Structured\_Prm\_Data with Time AR

| Byto   |                                                 |                    |                      | Bit Po              | sition              |                      |       |     | Designation         |
|--------|-------------------------------------------------|--------------------|----------------------|---------------------|---------------------|----------------------|-------|-----|---------------------|
| Byte   | 7                                               | 6                  | 5                    | 4                   | 3                   | 2                    | 1     | 0   | Designation         |
|        |                                                 | Seco               | onds (2 <sup>3</sup> |                     |                     |                      |       |     |                     |
| 0      | (                                               | or since           | 7.2.203              | )                   | Clock_Value_        |                      |       |     |                     |
| :<br>7 |                                                 | F                  | raction              | Part of             | Second              | s (2 <sup>31</sup> 0 | ))    |     | Time_Event          |
|        |                                                 |                    | Base                 | e is 1/(2           | <sup>32</sup> ) Sec | onds                 |       |     |                     |
|        |                                                 | Seco               | onds (2 <sup>3</sup> | <sup>1</sup> 0) sin | ce 1.1.1            | 1900 0:0             | 00,00 |     |                     |
| 8      | or since 7.2.2036 6:28:16 if value < 0x9dff4400 |                    |                      |                     |                     |                      |       |     |                     |
| 15     |                                                 | F                  |                      | previous_TE         |                     |                      |       |     |                     |
|        |                                                 |                    | Base                 | e is 1/(2           | <sup>32</sup> ) Sec | onds                 |       |     |                     |
| 16     | С                                               | C C C C C Serviert |                      |                     |                     |                      |       |     | Clock_Value_Status1 |
| 17     | ANH                                             | SWT                | reserviert           | С                   | R                   | 1<br>                |       | SYF | Clock_Value_Status2 |

Figure 7-28: Format of Clock\_Value

### **Processing Sequence**

The Clock\_Sync\_Interval is a time for monitoring and has to be written into the Clock\_Sync-Buffer by the user. The Time Receiver state machine in the VPC3+S is started after this write access. The value for Clock\_Sync\_Interval is locked until the next LEAVE-MASTER or a new parameterization occurs. In addition it can be unlocked if the user set the Stop\_Clock\_Sync in Command byte.

Following to a clock synchronization sequence the Clock\_Sync interrupt will be asserted. Further information is contained in the Status byte. If an overflow of the Receive\_Delay\_Timer occurs the Status byte will be cleared. The VPC3+S cannot write new data to the Clock\_Sync-Buffer until the user has acknowledged the Clock\_Sync interrupt. Hence to ensure no new data overwrites the buffer, the user should read out the buffer before acknowledging the interrupt.

The base address of the Clock\_Sync-Buffer depends on the memory mode:

2K Byte mode: 7E0H 4K Byte mode: FE0H

| Dista   |                                                 |         |                       | Bit Po              | sition               |                           |                                 |                     | Designation         |
|---------|-------------------------------------------------|---------|-----------------------|---------------------|----------------------|---------------------------|---------------------------------|---------------------|---------------------|
| Byte    | 7                                               | 6       | 5                     | 4                   | 3                    | 2                         | 1                               | 0                   | Designation         |
| 0       |                                                 |         | rese                  | rved                |                      |                           | Clock_Sync_<br>Violation        | Set_Time            | Status              |
| 1       |                                                 | ı       | eserved               | d                   |                      | Clock_Value_<br>Check_Ena | lgnore_Cyclic_<br>State_Machine | Stop_<br>Clock_Sync | Command             |
| 2       | С                                               | CV      |                       |                     |                      |                           |                                 | rved                | Clock_Value_Status1 |
| 3       | ANH                                             | SWT     | reserved              | С                   | R                    | rese                      | rved SYF                        |                     | Clock_Value_Status2 |
|         |                                                 | Secon   | ds (2 <sup>32</sup> - | 1 0) s              | ince 1.1             | .1900 0                   | :00,00                          |                     |                     |
| 4       | 0                                               | r since |                       |                     |                      |                           |                                 | Н                   | Clock_Value_        |
| 11      |                                                 | Fra     |                       | art of S            |                      |                           | 0)                              |                     | Time_Event          |
|         |                                                 |         | Base                  | e is 1/(2           | <sup>32</sup> ) Seco | onds                      |                                 |                     |                     |
| 12      |                                                 |         |                       | (2 <sup>32</sup> -1 | I 0)                 |                           |                                 |                     | Receive_Delay_Time  |
| 15      |                                                 |         |                       | Time Ba             |                      |                           |                                 |                     |                     |
|         |                                                 | Secon   | ds (2 <sup>32</sup> - | 1 0) s              | ince 1.1             | .1900 0                   | :00,00                          |                     |                     |
| 16<br>: | or since 7.2.2036 6:28:16 if value < 9DFF4400H  |         |                       |                     |                      |                           |                                 |                     |                     |
| 23      | Fraction Part of Seconds (2 <sup>32</sup> -1 0) |         |                       |                     |                      |                           |                                 |                     | previous_TE         |
|         |                                                 |         | Base                  | e is 1/(2           | -                    | onds                      |                                 |                     |                     |
| 24      |                                                 |         |                       | (2 <sup>16</sup> -1 | l 0)                 |                           |                                 |                     | Clock_Sync_Interval |
| 25      |                                                 |         | Т                     | ime Bas             | se 10 m              | S                         |                                 |                     |                     |

|                                               | Clock_Sync-Buffer                                                                                                                                                                             |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Status<br>bit 7-2<br>r-000000                 | Reserved                                                                                                                                                                                      |
| Status<br>bit 1<br>r-0                        | Clock_Sync_Violation: Wrong telegram or Time period of 2*T <sub>CSI</sub> expired after reception of Time_Event.                                                                              |
| Status<br>bit 0<br>r-0                        | Set_Time: The VPC3+D has received a valid 'Clock_Value telegram' and made the data available in the Clock_Sync-Buffer.                                                                        |
| Command<br>bit 7-3<br>r-00000                 | Reserved                                                                                                                                                                                      |
| Command<br>bit 2<br>rw-0                      | Clock_Value_Check_Ena:  0 = don't evaluate Clock_Value_previous_TE  1 = check Clock_Value_previous_TE with local variable Time_Last_Rcvd                                                      |
| Command<br>bit 1<br>rw-0                      | Ignore_Cyclic_State_Machine:  0 = Clock Synchronization stops after the receiption of a new Set_Prm or a LEAVE-MASTER  1 = Clock Synchronization continues until the user set Stop_Clock_Sync |
| Command<br>bit 0<br>w-0                       | Stop_Clock_Sync:  Stop the Clock Synchronization, in order to write a new T <sub>CSI</sub> without a previous Set_Prm or LEAVE-MASTER. The Bit is cleared by the Time_Receiver State Machine. |
| Clock_Value_<br>Status1<br>bit 7<br>r-0       | C: Sign of CV  0 = add correction value to Time  1 = substract correction value to Time                                                                                                       |
| Clock_Value_<br>Status1<br>bit 6-2<br>r-00000 | <b>CV: Correction Value</b> 0 = 0 min 131 = 30930 min                                                                                                                                         |
| Clock_Value_<br>Status1<br>bit 1-0<br>r-00    | Reserved                                                                                                                                                                                      |

|                                            | Clock_Sync-Buffer                                                                                                                                                                            |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock_Value_<br>Status2<br>bit 7<br>r-0    | ANH: Announcment Hour  0 = no change planned within the next hour  1 = a change of SWT will occur within the next hour                                                                       |
| Clock_Value_<br>Status2<br>bit 6<br>r-0    | SWT: Summertime  0 = Winter Time  1 = Summer Time                                                                                                                                            |
| Clock_Value_<br>Status2<br>bit 5<br>r-0    | Reserved                                                                                                                                                                                     |
| Clock_Value_<br>Status2<br>bit 4-3<br>r-00 | CR: Accuracy 0 = 1 ms 1 = 10 ms 2 = 100 ms 3 = 1 s                                                                                                                                           |
| Clock_Value_<br>Status2<br>bit 2-1<br>r-00 | Reserved                                                                                                                                                                                     |
| Clock_Value_<br>Status2<br>bit 0<br>r-0    | SYF: Synchronisation Active:  0 = Clock_Value_Time_Event is synchronized  1 = Clock_Value_Time_Event is not synchronized                                                                     |
| r-0                                        | Clock_Value_Time_Event:  Same format as defined in IEC 61158-6 is used. Value is stored with the most significant byte at the lowest address. No address swapping is done for Intel format.  |
| r-0                                        | Receive_Delay_Time:  Value is stored with the most significant byte in address 12. No address swapping is done for Intel format.                                                             |
| r-0                                        | Clock_Value_previous_TE:  Same format as defined in IEC 61158-6 is used. Value is stored with the most significant byte at the lowest address. No address swapping is done for Intel format. |
| rw-0                                       | Clock_Sync_Interval:  Value is stored with the most significant byte in address 24. No address swapping is done for Intel format.                                                            |

Figure 7-29: Format of the Clock\_Sync-Buffer



Figure 7-30: communication scheme

### **Universal Processor Bus Interface** 8.1

### 8.1.1 Overview

The VPC3+S can be interfaced by using either a parallel 8-bit data interface or an SPI or I2C interface.

In parallel mode the VPC3+S provides an 8-bit data interface with an 11-bit address bus. The VPC3+S supports all 8-bit processors and microcontrollers based on the 80C51/52 (80C32) from Intel, the Motorola HC11 family, as well as 8- /16-bit processors or microcontrollers from the Siemens 80C166 family, X86 from Intel and the HC16 and HC916 family from Motorola. Because the data formats from Intel and Motorola are different, VPC3+S automatically carries out 'byte swapping' for accesses to the following 16-bit registers (Interrupt Register, Status Register and Mode Register 0) and the 16-bit RAM cell (R\_User\_WD\_Value). This makes it possible for a Motorola processor to read the 16-bit value correctly. Reading or writing takes place, as usual, through two accesses (8-bit data bus).

Four SPI modes are supported which differ in clock polarity and clock phase. In these interface modes the VPC3+S acts like a memory device with serial (SPI) interface connected to the CPU. The chip needs to be selected by pulling the Slave-Select pin (SPI\_XSS) low before receiving clock pulses via SPI\_SCK pin from the CPU. Depending on the OP-code received the VPC3+S carries out a read or write operation starting at the specified address inside the internal memory. Serial data is shifted in via SPI\_MOSI pin and shifted out via SPI\_MISO pin.

In I2C mode the VPC3+S can be connected to an I2C network by using the pins I2C\_SCK and I2C\_SDA. In this mode the VPC3+S acts like a memory device with serial (I2C) interface connected to the CPU. The chip supports slave mode only and the desired slave address can be selected by using the pins I2C\_A[6:0]. Upon reception of the correct slave address and depending on the status of the R/W bit the VPC3+S carries out a read or write operation starting at the specified address inside the internal memory.

The Bus Interface Unit (BIU) and the Dual Port RAM Controller (DPC) that controls accesses to the internal RAM belong to the processor interface of the VPC3+S.

The VPC3+S is supplied with a clock pulse rate of 48MHz. In addition, a clock divider is integrated. The clock pulse is divided by 2 (Pin: DIVIDER = '1') or 4 (Pin: DIVIDER = '0') and applied to the pin CLKOUT. This allows the connection of a slower controller without additional expenditures in a low-cost application.

### 8.1.3 **SPI Interface Mode**

The VPC3+S is designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed to match the SPI protocol.

The SPI mode allows a duplex, synchronous, serial communication between the CPU and peripheral devices. The CPU is always master while the VPC3+S is always slave in this configuration.

Four associated SPI port pins are dedicated to the SPI function as:

- Slave-Select (SPI XSS)
- Serial Clock (SPI SCK)
- Master-Out-Slave-In (SPI\_MOSI)
- Master-In-Slave-Out (SPI MISO)

The clock phase control bit (SPI\_CPHA) and the clock polarity control bit (SPI CPOL) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. The CPHA bit is used to accommodate two fundamentally different protocols by sampling data on odd numbered SCK edges (SPI CPHA='0') or on even numbered SCK edges (SPI CPHA='1').

The main element of the SPI system is the SPI Data Register. The 8-bit data register in the master and the 8-bit data register in the slave are linked by the MOSI and MISO pins to form a distributed 16-bit register. When a data transfer operation is performed, this 16-bit register is serially shifted eight bit positions by the SCK clock from the master, so data is exchanged between the master and the slave.



Figure 8-3: SPI Master-Slave-Transfer (Block Diagram)

Data written to the master SPI Data Register becomes the output data for the slave, and data read from the master SPI Data Register after a transfer operation is the input data from the slave.

### **Transmission Formats**

During an SPI transmission, data is transmitted (shifted out serially) and received (shifted in serially) simultaneously. The serial clock (SCK) synchronizes shifting and sampling of the information on the two serial data lines. The slave select line allows selection of an individual slave SPI device, slave devices that are not selected do not interfere with SPI bus activities.

The **CPOL** clock polarity control bit specifies an active high or low clock and has no significant effect on the transmission format. The **CPHA** clock phase control bit selects one of two fundamentally different transmission formats. Clock phase and polarity should be identical for the master SPI device and the communicating slave device.

### CPHA = 0 Transfer Format

The first edge on the SCK line is used to clock the first data bit of the slave into the master and the first data bit of the master into the slave. In some peripherals, the first bit of the slave's data is available at the slave's data out pin as soon as the slave is selected. In this format, the first SCK edge is issued a half cycle after SS has become low.

A half SCK cycle later, the second edge appears on the SCK line. When this second edge occurs, the value previously latched from the serial data input pin is shifted into the shift register.



Figure 8-4: SPI Transfer Format (CPHA='0')

After this second edge, the next bit of the SPI master data is transmitted out of the serial data output pin of the master to the serial input pin on the slave. This process continues for a total of 16 edges on the SCK line, with data being latched on odd numbered edges and shifted on even numbered edges.

Data reception is double buffered. Data is shifted serially into the SPI shift register during the transfer and is transferred to the parallel SPI Data Register after the last bit is shifted in.

### **CPHA = 1 Transfer Format**

Some peripherals require the first SCK edge before the first data bit becomes available at the data out pin, the second edge clocks data into the system. In this format, the first SCK edge is issued by setting the CPHA bit at the beginning of the 8-cycle transfer operation.

The first edge of SCK occurs immediately after the half SCK clock cycle synchronization delay. This first edge commands the slave to transfer its first data bit to the serial data input pin of the master.

A half SCK cycle later, the second edge appears on the SCK pin. This is the latching edge for both the master and slave.

When the third edge occurs, the value previously latched from the serial data input pin is shifted into the SPI shift register. After this edge, the next bit of the master data is coupled out of the serial data output pin of the master to the serial input pin on the slave.



Figure 8-5: SPI Transfer Format (CPHA='1')