# Al On Chip 2022 Assignment 4

**MAC Implementation & Analyzation** 

- It's the computation unit in Al Accelerator
- There are a lot of PEs in Al Accelerator
- PE loads data from SRAM, compute and save the result back to SRAM.
- SRAM can be divided into 3 types according to the data it stores
  - Input feature map
  - Weight
  - Output feature map



- It's the computation unit in Al Accelerator
- There are a lot of PEs in Al Accelerator
- Take 3\*3, 1 stride Convolution for example





### Psum = partial sum



•



- It's the computation unit in Al Accelerator
- There are a lot of PEs in Al Accelerator
- Take 3\*3, 1 stride Convolution for example





### Psum = partial sum



•



- It's the computation unit in Al Accelerator
- There are a lot of PEs in Al Accelerator
- Take 3\*3, 1 stride Convolution for example





Psum = partial sum



Psum<sub>new</sub>

- It's the computation unit in Al Accelerator
- There are a lot of PEs in Al Accelerator
- Take 3\*3, 1 stride Convolution for example



Psum<sub>new</sub>

Psum = partial sum

Psum<sub>old</sub>



### 4 PEs each convolution

### This method will waste

## a lot of computation opportunities



Channel: 5

## PE(Processing Element)

How about 5\*5 convolution in these 3\*3 PEs?



Input layer: 7\*7

Channel: 3

How about 5\*5 convolution in these 3\*3 PEs?

3 PEs each convolution



- We can view 3\*3 PE as 9 MAC operations
- MAC (Multiply Accumulate)

$$y \leftarrow a * b + c$$









## MAC (Multiply Accumulate)

 $y (12bits) \leftarrow a (4bits) \times b(4bits) + c(12bits)$ 



### MAC (Multiply Accumulate)

If you don't know what is CSA / CPA Please see the next page first

### Multiply (3 steps)

- 1. Partial Product Generator (PPG)
  - Do AND operation on each bit of x & y
  - Produce the pink points
- 2. Partial Product Reduction Tree (PPRT)
  - Efficiently add all pink points, we use CSA
- 3. Carry-Propagate Adder (CPA)
  - Last Adder

|    |    |    | ×) |    | y2<br>x2 |    | y0<br>x0 |   |
|----|----|----|----|----|----------|----|----------|---|
|    |    |    |    | 0  | 0        | 0  | 0        | - |
|    |    |    |    |    |          |    |          |   |
|    |    |    |    |    |          |    |          |   |
|    | 0  | 0  | 0  | 0  |          |    |          |   |
| ე7 | p6 | p5 | p4 | p3 | p2       | p1 | p0       | - |





### **CPA vs CSA**

Sum3

+) z3 z2 z1 z0

M = How many numbers to add = 3 N = How many bits in a number = 4

### Carry-Propagate Adder (delay: (M-1) \* N FAs)



Sum<sub>2</sub>

FA

Sum1

HA

Sum<sub>0</sub>

### Carry-Save Adder (delay: (M-2) + N FAs)





### Supplement: Another PPRT Method, Wallace Tree

### Take 8\*8 multiply as example





## **Homework (Verilog & Report)**

- 1. Implement Half-adder & Full-adder
- 2. Implement a 4-bit MAC mentioned in this ppt
  - You can only use the components below
    - Half-Adder / Full-Adder you implemented
    - Verilog Built-in AND gate
  - Pass all test data
  - Analyze how many Half Adder and Full Adder you use
  - Analyze the delay / latency of your 4-bit MAC
- 3. Use 4-bit MAC to combine a 8-bit MAC
  - Pass all test data
  - Explain what's the difference between
    - ① A primitive 8-bit MAC (same method as 4-bit MAC you implemented, but (a, b, c) = (8, 8, 24) bits)
    - ② The combined 8-bit MAC (combined by 4-bit MAC)
- 4. Use primitive 8-bit MAC to explain the difference before and after using Wallace Tree
  - Please explain what is Wallace Tree first
  - Just think and explain, do not need to implement



### **Homework – Verilog Component Format**

### 1. HalfAdder

File name : HA.v

Module name : HA

#### 2. FullAdder

File name : FA.v

Module name : FA

#### 3. 4-bit MAC

File name : MAC 4bit.v

Module name : MAC\_4bit

#### 4. 8-bit MAC

File name : MAC\_8bit.v

• Module name : MAC 8bit

### 4-bit MAC

```
`include "HA.v"
`include "FA.v"
module MAC_4bit (
    input [3:0] a,
    input [11:0] c,
    output [11:0] result,
    output cout
);

/* Here is your code */
endmodule
```

### 8-bit MAC

```
`include "MAC_4bit.v"
module MAC_8bit (
    input [7:0] a,
    input [7:0] b,
    input [23:0] c,
    output [23:0] result,
    output cout
);

/* Here is your code */
endmodule
```

### **Homework – Report Format**

### Please turn the report into PDF

#### 1. 4-bit MAC

- Screenshot all pass screen
- The analyzation of your 4-bit MAC
  - Simply introduce your 4-bit MAC
  - (Hardware Resource) Count how many HA & FA you used
  - (Time Delay) Count the delay / latency of your 4-bit MAC (you can use FA as time unit)

#### 2. 8-bit MAC

- Screenshot all pass screen
- Detailly introduce how you combined it through 4-bit MAC you implemented
- Explain what's the difference (hardware resource / delay) between
  - ① A primitive 8-bit MAC (same method as 4-bit MAC you implemented, but (a, b, c) = (8, 8, 24) bits)
  - ② The combined 8-bit MAC (combined by 4-bit MAC you implemented)

#### 3. Wallace Tree

- Introduce what is Wallace Tree
- Explain the difference before and after using Wallace Tree with the primitive 8-bit MAC

### Homework – File Structure

