

# **AOC Lab3 MAC**

**Advisor: CCTsai** 

TA: M16111048 湯詠涵

Email: course.aislab@gmail.com

Al System Lab

# **Eyeriss**



• Reference paper :

Y. -H. Chen, T. Krishna, J. S. Emer and V. Sze, "Eyeriss: An Energy-Efficient Reconfigurable Accelerator for Deep Convolutional Neural Networks," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 127-138, Jan. 2017, doi: 10.1109/JSSC.2016.2616357.



Fig. 2. Eyeriss system architecture.

### **MAC** Introduction

- Full Name : Multiply and Accumulator
- Compute the product of two numbers and add that product to an accumulator.

$$a \leftarrow a + (b \times c)$$



| Metrics                                | LeNet<br>5        | AlexNet                |
|----------------------------------------|-------------------|------------------------|
| Top-5 error <sup>†</sup>               | n/a               | 16.4                   |
| Top-5 error (single crop) <sup>†</sup> | n/a               | 19.8                   |
| Input Size                             | 28×28             | 227×227                |
| # of CONV Layers                       | 2                 | 5                      |
| Depth in # of CONV Layers              | 2                 | 5                      |
| Filter Sizes                           | 5                 | 3,5,11                 |
| # of Channels                          | 1, 20             | 3-256                  |
| # of Filters                           | 20, 50            | 96-384                 |
| Stride                                 | 1                 | 1,4                    |
| Weights                                | 2.6k              | 2.3M                   |
| MACs                                   | 283k              | 666M                   |
| # of FC Layers                         | 2                 | 3                      |
| Filter Sizes                           | 1,4               | 1,6                    |
| # of Channels                          | 50, 500           | 256-4096               |
| # of Filters                           | 10, 500           | 1000-4096              |
| Weights                                | 58k               | 58.6M                  |
| MACs                                   | 58k               | 58.6M                  |
| Total Weights                          | 60k               | 61M                    |
| Total MACs                             | 341k              | 724M                   |
| Pretrained Model Website               | [56] <sup>‡</sup> | [57 <mark>, 58]</mark> |

2896M memory accesses required

# Signed Binary Multiplication -- Rebertson Algorithm



Example: multiplicand X = 0100, multiplier Y = 1010, Y = y3 y2 y1 y0,  $Y = -2^3 + 2^1$ 

### 

#### Value of 4-bit signed number

$$\mathbf{Y} = \begin{cases} \sum_{i=0}^{3} 2^{i} y_{i} & \text{, if Y is positive or zero (} y_{3} = 0 \text{ )} \\ -2^{3} + \sum_{i=0}^{2} 2^{i} y_{i} & \text{, if Y is negetive (} y_{3} = 1 \text{ )} \end{cases}$$

#### **Product of 2 signed numbers**

$$\operatorname{product} = \begin{cases} \left(\sum_{i=0}^{3} 2^{i} y_{i}\right) \times X & \text{, if Y is positive or zero } (y_{3} = 0) \\ \left(-2^{3} + \sum_{i=0}^{2} 2^{i} y_{i}\right) \times X & \text{, if Y is negetive } (y_{3} = 1) \end{cases}$$

### **Booth's Algorithm**



- multiplicand X: 0100 / two's complement (-X): 1100
- Analysis multiplier Y: 1010
- Seen 1010 as 1000 + 0010,  $(-6)_{10} = (-8)_{10} + (+2)_{10}$
- Seen 0010 as 1110 + 0100,  $(+2)_{10} = (-2)_{10} + (+4)_{10}$
- $(-6)_{10} = (-2)_{10} + (4)_{10} + (-8)_{10}$



| Operation | Multiplier |  |
|-----------|------------|--|
| shift     | 00,11      |  |
| Add X     | 01         |  |
| Sub X /   | 10         |  |
| Add (-X)  |            |  |

#### Al System Lab

# **Modified Booth's Algorithm**

| JENE KUND |
|-----------|
| Cort. Ez  |
| ₹ SAME A  |
| OF STORY  |
| 1931      |

Derivated from Booth's Algorithm

Recalled booth's algorithm

| Multiplier | Operation |
|------------|-----------|
| 00,11      | Shift     |
| 01         | Add       |
| 10         | Sub       |



| operation     | X(multiplicand) | Multiplier |
|---------------|-----------------|------------|
| Shift + shift | Shift           | 000        |
| Shift + Add   | X               | 001        |
| Add + Sub     | 2X-X = X        | 010        |
| Add + Shift   | 2X              | 011        |
| Sub + Shift   | -2X             | 100        |
| Sub + Add     | -2X+X           | 101        |
| Shift + Sub   | -X              | 110        |
| Shift + Shift | shift           | 111        |
|               | -               | -          |

### Hint



• Shift operator: << , <<< , >>, >>>

<< , >> : logical

<<< , >>> : arithmetic (can do signed extension)

• **Value rearrangement** :Y' = {{3{Y[3]}}, 1'b1};

$$Y = 4'1010 -> Y' = 4'1111$$

Conditional Expression : case, if



If-else leads to different delays for different inputs



# Synthesizable Verilog



- Synthesizable : be able to be represented in hardware logic gates
- non-synthesizable : cannot be translated to hardware



圖片來源

https://link.springer.com/content/pdf/bbm:978-81-322-2791-5/1.pdf

The list of synthesizable and non-synthesizable Verilog constructs is tabu-lated in the following Table

| Verilog<br>Constructs | Used for                                                                                                           | Synthesizable construct | Non-Synthesizable<br>Construct |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------|
| module                | The code inside the module and<br>the endmodule consists of the<br>declarations and functionality of<br>the design | Yes                     | No                             |
| Instantiation         | If the module is synthesizable then the instantiation is also synthesizable                                        | Yes                     | No                             |
| initial               | Used in the test benches                                                                                           | No                      | Yes                            |
| always                | Procedural block with the reg<br>type assignment on LHS side.<br>The block is sensitive to the<br>events           | Yes                     | No                             |
| assign                | Continuous assignment with wire data type for modeling the combinational logic                                     | Yes                     | No                             |
| primitives            | UDP's are non-synthesizable<br>whereas other Verilog primitives<br>are synthesizable                               | Yes                     | No                             |
| force and release     | These are used in test benches and non-synthesizable                                                               | No                      | Yes                            |
| delays                | Used in the test benches and synthesis tool ignores the delays                                                     | No                      | Yes                            |
| fork and join         | Used during simulation                                                                                             | No                      | Yes                            |
| ports                 | Used to indicate the direction, input, output and inout. The input is used at the top module                       | Yes                     | No                             |
| parameter             | Used to make the design more generic                                                                               | Yes                     | No                             |
| time                  | Not supported for the synthesis                                                                                    | No                      | Yes                            |

(continued)



#### (continued)

| real                                                   | Not supported for synthesis                                                                                      | No  | Yes |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|
| functions and<br>task                                  | Both are synthesizable. Provided<br>that the task does not have the<br>timing constructs                         | Yes | No  |
| loop                                                   | The for loop is synthesizable and used for the multiple iterations.                                              | Yes | No  |
| Verilog<br>Operators                                   | Used for arithmetic, bitwise,<br>unary, logical, relational etc are<br>synthesizable                             | Yes | No  |
| Blocking and<br>non-blocking<br>assignments            | Used to describe the combinational and sequential design functionality respectively                              | Yes | No  |
| if-else, case,<br>casex, casez                         | These are used to describe the design functionality depending on the priority and parallel hardware requirements | Yes | No  |
| Compiler<br>directives<br>('ifdef, 'undef,<br>'define) | Used during synthesis                                                                                            | Yes | No  |
| Bits and part select                                   | It is synthesizable and used for<br>the bit or part select                                                       | Yes | No  |

### **Simulation Result**

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Incorrect computation

GIRAFFE

### With Errors



#### **WithOut Errors**





# **Specification**



### Implement rules:

By SystemVerilog or Verilog

Synthesizable Combinational Circuit

(\$signed(ifmap) \* \$signed(filter)) is not allow

Choose one algorithm

No Plagiarism

Input

8-bit ifmap

• 8-bit filter

Reduce Data movement, Storage cost,

Energy and time per MAC operation,

Energy per memory bandwidth

- 24-bit partial sum
- Output
- 24-bit updated partial sum



Enough bandwidth for accumulation

SystemVerilog: `include "MAC.sv"

Verilog: `include "MAC.v"

\* multiply-and-accumulate

### Report

- Screenshot of simulation result
- (10%)Introduce your MAC operation (algorithm)
- (10%)Waveform explanation with two examples
- (10%)Introduce the function of each module

StudentID\_lab3.zip



StudentID\_lab3

\_ StudentID\_Name\_report. Pdf (30%)

MAC\_tb. sv

MAC. sv or MAC.v (All pass 70%, each error minus 3%)

其他自動生成的檔案



Office Hour: 3 / 23 14.~16. 3 / 30 14.~16.

room 電機館 92508

Deadline: 4/6 (Thu.) 23.59

# Value Representation Format : signed 2's complement



### Finished Page and Files









# **Debugging Tips**





Find specific value <nWave:1> /home/m16111048/MAC\_v/MAC fsdb@srts55 File Signal View Waveform Analog Tools Window Help △ ▼ -84,000,000 x 10ps Q Q □ む つ × 申 届 84,000,000 🔠 0 Go to: G1 Wer 4 acc0[9:0] 3f4 3fa  $3fa \rightarrow 0$ 3f4 **3**f4 filter\_mod[8:0] 120 11c 11e ifmap[7:0]



• Thank you for listening!