

| Course- B.Tech          | Type- Core                      |
|-------------------------|---------------------------------|
| Course Code-CSET-203    | Course Name- Microprocessor and |
|                         | Computer Architecture Lab       |
| <b>Session-</b> 2023-24 | Semester-Odd                    |
| Date- 1 August 2023     | Batch- ALL                      |

## Assignment -1

In this lab, you will revise the usage of Logisim and will simulate some sample blocks. This willhelp you learn more about digital system design.

Logisim is an educational tool for designing and simulating digital logic circuits. It is simple enough to assist understanding the most basic principles connected to logic circuits, with its simple toolbar interface and simulation of circuits as you design them.

Logisim (<a href="http://www.cburch.com/logisim/">http://www.cburch.com/logisim/</a>) is a Java application, it can be obtained from <a href="http://sourceforge.net/projects/circuit/">http://sourceforge.net/projects/circuit/</a>.

Simply download and run it (tutorial is available help->tutorial).

Learn the interface of the software and learn how basic gates works, how to give input and output signals.

- 1. Suppose the equation **Y** = **ABD'** + **BD'** + **AC** + **C** represents a combinational circuit with 4 inputs and one output. Implement the following combinational circuit using basic gates and verify the output with a truth table. Truth Table can be generated using tool itself.
- 2. Implement the following Product of Sum expression using basic gates in Logisim and verify the functionality using truth table.

• 
$$Y = ((A+B).(C+D+E))(A+D)'$$

- 3. Use basic logic gates to design a 8:1 MUX using Logisim and verify with truth table.
- 4. Implement XOR gate using NAND universal gate representation.
- 5. Implement XNOR gate using basic gates as well as NOR gates.



## **Submission Instructions:**

- Submit your .circ file from LMS within given timeline. Save all the filesas per the format RollNo\_Lab#\_QuestionNo.circ (Example: E19CSE632\_Lab1\_Q2.circ).
  Make a .zip file and upload.
- Write your Name and Roll No in the design itself. Without this you will zero score for that question.
- Provide label for all the input and output.
- Late submission will lead to penalty.