NAME: HARSHBHAI SOLANKI

ROLL-NO:62 DIV:SE4-D

# **EXPERIMENT NO-11**

## AIM: Case study on CISC and RISC processor.

#### **RISC Architecture**

It is a highly customized set of instructions used in portable devices due to system reliability such as Apple iPod, mobiles/smartphones, Nintendo DS,



**RISC Architecture** 

#### **Features of RISC Processor**

Some important features of RISC processors are:

- 1. **One cycle execution time:** For executing each instruction in a computer, the RISC processors require one CPI (Clock per cycle). And each CPI includes the fetch, decode and execute method applied in computer instruction.
- 2. **Pipelining technique:** The pipelining technique is used in the RISC processors to execute multiple parts or stages of instructions to perform more efficiently.

- 3. A large number of registers: RISC processors are optimized with multiple registers that can be used to store instruction and quickly respond to the computer and minimize interaction with computer memory.
- 4. It supports a simple addressing mode and fixed length of instruction for executing the pipeline.
- 5. It uses LOAD and STORE instruction to access the memory location.
- 6. Simple and limited instruction reduces the execution time of a process in a RISC.

#### **Advantages of RISC Processor:-**

- 1. The RISC processor's performance is better due to the simple and limited number of the instruction set.
- 2. It requires several transistors that make it cheaper to design.
- 3. RISC allows the instruction to use free space on a microprocessor because of its simplicity.
- 4. RISC processor is simpler than a CISC processor because of its simple and quick design, and it can complete its work in one clock cycle.

#### **Disadvantages of RISC Processor:-**

- 1. The RISC processor's performance may vary according to the code executed because subsequent instructions may depend on the previous instruction for their execution in a cycle.
- 2. Programmers and compilers often use complex instructions.
- 3. RISC processors require very fast memory to save various instructions that require a large collection of cache memory to respond to the instruction in a short time.

#### **CISC Processors Architecture**

The CISC architecture helps reduce program code by embedding multiple operations on each program instruction, which makes the CISC processor more complex. The CISC architecture-based computer is designed to decrease memory costs because large programs or instruction required large memory space to store the data, thus increasing the memory requirement, and a large collection of memory increases the memory cost, which makes them more expensive.



CISC Architecture

# **Features of CISC Processor:-**

Some important features of RISC processors are:

- 1. The length of the code is shorts, so it requires very little RAM.
- 2. CISC or complex instructions may take longer than a single clock cycle to execute the code.
- 3. Less instruction is needed to write an application.
- 4. It provides easier programming in assembly language.
- 5. Support for complex data structure and easy compilation of high-level languages.
- 6. It is composed of fewer registers and more addressing nodes, typically 5 to 20.
- 7. Instructions can be larger than a single word.
- 8. It emphasizes the building of instruction on hardware because it is

### **Advantages of CISC Processors:-**

- 1. The compiler requires little effort to translate high-level programs or statement languages into assembly or machine language in CISC processors.
- 2. The code length is quite short, which minimizes the memory requirement.
- 3. To store the instruction on each CISC, it requires very less RAM.
- 4. Execution of a single instruction requires several low-level tasks.
- 5. CISC creates a process to manage power usage that adjusts clock speed and voltage.
- 6. It uses fewer instructions set to perform the same instruction as the RISC.

#### **Disadvantages of CISC Processors:-**

- 1. CISC chips are slower than RSIC chips to execute per instruction cycle on each program.
- 2. The performance of the machine decreases due to the slowness of the clock speed.
- 3. Executing the pipeline in the CISC processor makes it complicated to use.
- 4. The CISC chips require more transistors as compared to RISC design.
- 5. In CISC it uses only 20% of existing instructions in a programming event.

# Difference between the RISC and CISC Processors

| RISC                                                       | CISC                                                       |
|------------------------------------------------------------|------------------------------------------------------------|
| It is a Reduced Instruction Set Computer.                  | It is a Complex Instruction Set Computer.                  |
| It emphasizes on software to optimize the instruction set. | It emphasizes on hardware to optimize the instruction set. |

| It is a hard wired unit of programming in the RISC Processor.                                                             | Microprogramming unit in CISC Processor.                                                            |  |  |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|
| It requires multiple register sets to store the instruction.                                                              | It requires a single register set to store the instruction.                                         |  |  |
| RISC has simple decoding of instruction.                                                                                  | CISC has complex decoding of instruction.                                                           |  |  |
| Uses of the pipeline are simple in RISC.                                                                                  | Uses of the pipeline are difficult in CISC.                                                         |  |  |
| It uses a limited number of instruction that requires less time to execute the instructions.                              | It uses a large number of instruction that requires more time to execute the instructions.          |  |  |
| It uses LOAD and STORE that are independent instructions in the register-to-register a program's interaction.             | It uses LOAD and STORE instruction in the memory-to-memory interaction of a program.                |  |  |
| RISC has more transistors on memory registers.                                                                            | CISC has transistors to store complex instructions.                                                 |  |  |
| The execution time of RISC is very short.                                                                                 | The execution time of CISC is longer.                                                               |  |  |
| RISC architecture can be used with high-end applications like telecommunication, image processing, video processing, etc. | CISC architecture can be used with low-end applications like home automation, security system, etc. |  |  |
| It has fixed format instruction.                                                                                          | It has variable format instruction.                                                                 |  |  |
| The program written for RISC architecture needs to take more space in memory.                                             | Program written for CISC architecture tends to take less space in memory.                           |  |  |
| Example of RISC: ARM, PA-RISC, Power Architecture, Alpha, AVR, ARC and the SPARC.                                         | Examples of CISC: VAX, Motorola 68000 family, System/360, AMD and the Intel x86 CPUs.               |  |  |