# cse5441 - parallel computing

## cuda

# why cuda?

- robust development environment
- robust developer community
- significant market share
- leading feature development
- used by Ohio Supercomputer Center
- quickly evolving environment

2

Nvidia developer's forum: https://devtalk.nvidia.com/
Nvidia CUDA toolkit: http://docs.nvidia.com/cuda/index.html

#### weather & climate h http://www.nvidia.com/object/gpu.html J. S. Jones

# what is a gpu?



"a single chip processor with integrated transform, lighting, triangle setup/clipping, and rendering engines that is capable of processing a minimum of 10 million polygons per second."



#### applications:

Abacus/Standard

**Abinit** 

AcuSolve

**ADF** 

Amber Savant
ArrayFire Semcad-X
AxRecon TeraChem

COSMO Theano
Desmond Torch7

Empro Tsunami RTM

Fluent UGENE
Optistruct Vega ZZ
RADIOSS Wolfram



#### application fields:

computational finance computational physics database/data science design automation fluid dynamics media & entertainment medical imaging molecular dynamics numerical analysis quantum chemistry structural mechanics weather & climate

# what is a gpu?



4

## gpu / cpu comparison

"CPU" GPU







5

# pthreads -vs- OpenMP -vs- cuda

#### pthreads

- rigorous analysis of variable scope and sharing
- host processing
- global shared memory
- asynchronous peer threads

#### OpenMP

- rigorous analysis of variable scope and sharing
- host processing
- global shared memory
- asynchronous peer threads



- rigorous analysis of variable scope and sharing
- device / host processing
- non-continguous, nonhomogenous memory
- hierarchical, synchronous thread teams

# OSU CSE 5441

#### 1

## cpu global shared memory

review



## cpu/gpu non-contiguous memory



-"memory speed"

"parallel-access memory speed"

# OSU CSE 5441

## cuda terminology

• host a general-purpose computer (CPU)

with which a GPU is associated

•device a GPU which is associated with a CPU

• (cuda) program a program written with both host and

GPU (kernel) portions

• **kernel** the GPU portion of a (cuda) program

• barrier various synchronization methods which

control the progress of threads

• thread hierarchy an organizational method by which threads

are organized

grid and block dimensional aspects of a thread hierarchy

# **JSU CSE 5441**

## cuda terminology

thread unit of kernel execution with a GPU

 thread index the coordinates of a specific thread within

a thread hierarchy

 thread id the linearized value of the thread index

• dim3 a structured type used to store the grid and

block sizes, each of which themselves

may be in 1, 2 or 3 dimensions

• SM "streaming multiprocessor," low clock,

tightly coupled, high data-width processor

group

unit of kernel scheduling, a group of threads

which are executed simultaneously on a

specific SM

warp

## cuda kernel threads

#### a kernel is a data-parallel function

- invoking a kernel creates super-lightweight threads
- each thread has a context within the kernel
- threads are generated and scheduled by hardware
- Nvidia features 0-cycle thread swap

# **OSU CSE 5441**

#### basic cuda application structure

#### ON HOST:

- instantiate host data structures
- perform initialization and pre-process data
- instantiate device data structures
- · initialize device data strucutures
- · define device thread hierarchy
- launch kernel
- copy results from device to host data structures
- · de-allocate device data structures
- · perform single-threaded application functions
- · instantiate device data structures
- · initialize device data strucutures
- · define device thread hierarchy
- · launch kernel
- copy results from device to host data structures
- · de-allocate device data structures
- perform single-threaded application functions

(wash, rinse, repeat ...)

#### ON DEVICE:

perform massively-threaded function

perform massively-threaded function

## cuda memory transfers

device side

#### device threads can:

- R/W per-thread registers
- R/W per-thread local memory (not shown)
- R/W per-block shared memory
- R/W per-grid "global" memory
- R-only per-grid "constant" memory

Host



13

### cuda memory transfers

host side

#### Host functions can:

- R/W per-grid "global" memory
- R/W per-grid "constant" memory

transfer memory contents to/from host memory to/from global and constant GPU memory

Host



14

#### cuda memory transfers - allocation

#### cuda memory transfers - copy

#### cuda memory transfers - retrieve

```
int *h a;
                  //declare pointer for host memory
int *d_a;
                  //declare pointer for device memory
// allocate host and device memory
size_t memSize;
  memSize = num_blocks * num_th_per_blk * sizeof(int);
             = (int*) malloc(memSize);
  cudaMalloc( (void**) &d_a, memSize);
  cudaMemcpy( d_a, h_a, memSize, cudaMemcpyHostToDevice);
  (launch kernel)
  cudaMemcpy( h_a, d_a, memSize, cudaMemcpyDeviceToHost);
  cudaFree(d a);
```

### cuda memory transfers

```
int *d1_a; //declare pointer for device memory int *d2_a; //declare another pointer for device memory cudaMemcpy( d2_a, d1_a, memSize, cudaMemcpyDeviceToDevice); int *h1_a; //declare pointer for host memory int *h2_a; //declare another pointer for host memory cudaMemcpy( h2_a, h1_a, memSize, cudaMemcpyHostToHost);
```

#### launching kernel

```
// launch kernel "initArray"

dim3 dimGrid(num_blocks);
dim3 dimBlock(num_th_per_blk);
initArray<<< dimGrid, dimBlock >>>(d_a);
```

### a simple cuda program

```
// initialize an array using GPU
int main()
int *h a;
                          //pointer for host memory
                          //pointer for device memory
int *d_a;
// define thread hierarchy
int num blocks
int num th per blk = 8;
// allocate host and device memory
size t memSize;
  memSize = num_blocks * num_th_per_blk * sizeof(int);
            = (int*) malloc(memSize);
  h a
  cudaMalloc( (void**) &d_a, memSize);
// launch kernel
  dim3 dimGrid(num_blocks);
  dim3 dimBlock(num_th_per_blk);
  initArray<<< dimGrid, dimBlock >>>(d_a);
// retrieve results
  cudaMemcpy( h_a, d_a, memSize,
                cudaMemcpyDeviceToHost);
```

initializes an array according to the linearized thread\_id

← for this example, assume we will have one thread per data item

## thread "divergence"

```
// kernel – do various thigs to array A
__global__ void doLotsOfStuff( float *A) {
int tid;
   tid
           = blockldx.x * blockDim.x + threadldx.x;
   if ( tid \% 2 == 0 )
     A[tid] = 42.0;
   if ( tid \% 3 == 0 )
      A[tid] = 2.0;
      if (threadIdx.x > (th_per_warp / 2))
        A[tid] = pow(A[tid], 3);
        A[tid] = A[tid] / A[tid-1] + A[tid-2];
   A[tid] - - ;
   if (A[tid] \le 2)
      A[tid] = abs(A[tid]) + 1;
   if ( tid \% 2 == 0 )
     A[tid] = A[tid] + 12.0;
     A[tid] = A[tid] * PI;
   else
     A[tid] = abs(A[tid] - 12.0);
     A[tid] = A[tid] / PI;
```



### it's your turn ... reverseArray\_singleBlock

```
// initialize an array using GPU
int main()
int *h a;
                          //pointer for host memory
                          //pointer for device memory
int *d_a;
// define thread hierarchy
int num blocks
int num th per blk = 8;
// allocate host and device memory
size t memSize;
  memSize = num blocks * num th per blk * sizeof(int);
            = (int*) malloc(memSize):
  h a
  cudaMalloc( (void**) &d_a, memSize);
// launch kernel
  dim3 dimGrid(num_blocks);
  dim3 dimBlock(num_th_per_blk);
  initArray<<< dimGrid, dimBlock >>>(d_a);
// retrieve results
  cudaMemcpy( h_a, d_a, memSize,
                cudaMemcpyDevice To Host);
```

```
// kernel - find linearized threadId, and set A[ tid ] = tid
__global__ void initArray( int *A)
{
  int tid;

  tid = blockIdx.x * blockDim.x + threadIdx.x;
  A[ tid ] = tid;
}
```

#### modify host and initArray kernel to:

- use a single block of 256 threads
- use an array of 256 integers
- on host, initialize the values of an array to equal the array offset
- in the kernel, reverse the contents of the array
- on the host, verify the kernel's result

### reverseArray\_singleBlock

```
// reverse an array using GPU
int main()
int *h a;
                             //pointer for host memory
                             //pointer verification copy
int *h v;
int *d_a;
                             //pointer for device input
int *d b;
                             //pointer for device output
int dimA = 256:
                             //size of array
// define thread hierarchy
int nblocks
              = 1;
int tpb
              = dimA;
// allocate host and device memory
size t memSize;
  memSize = nblocks * dimA * sizeof(int);
            = (int*) malloc(memSize);
  h a
            = (int*) malloc(memSize);
  h v
  cudaMalloc( (void**) &d_a, memSize);
  cudaMalloc( (void**) &d b, memSize);
// initialize host arrays, copy to device
  for (int i = 0; i < dimA; i++)
     h a[i] = i
     h v[i] = i
  cudaMemcpy(d a, h a, memSize,
                 cudaMemcpyHostToDevice
```

```
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
  reverseArrayBlock<<< dimGrid, dimBlock >>>(d a, d b);
// get results
  cudaMemcpy( h_a, d_b, memSize,
                 cudaMemcpyDeviceToHost):
// compare result to h_v
// kernel – reverse inArray into outArray
  _global___ void reverseArrayBlock( int *inArray, int *outArray)
int tid;
  outArray[blockDim.x - 1 - threadIdx.x] = inArray[threadIdx.x]
```

# cse5441 - parallel computing

## cuda

# "massively parallel" thread organization: threads



25

# "massively parallel" thread organization: blocks

currently all blocks from the same grid run on the same SM plans are for block scheduling across SMs



threads are organized into blocks

threads within a block are organized into warps of 32 threads

warps are
scheduled
atomically
and all block
warps run on the
same streaming
multiprocessor (SM)

26

J. S. Jones

note: warps are stylized for illustration purposes

## "massively parallel" thread organization: grids

warps from 2 different grids running simultaneously on a single GPU



a group of blocks is a **grid** 

> each kernel gets one grid of threads

a **GPU** may schedule multiple simultaneous grids

### "massively parallel" thread organization



### "massively parallel" thread organization:

threads in blocks, 1 block

1D: threadldx.x

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

2D: threadIdx.x \* threadIdx.y

| 0,0 | 0,1 | 0,2 | 0,3 | 0,4 | 0,5 | 0,6 | 0,7 |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 1,0 | 1,1 | 1,2 | 1,3 | 1,4 | 1,5 | 1,6 | 1,7 |
| 2,0 | 2,1 | 2,2 | 2,3 | 2,4 | 2,5 | 2,6 | 2,7 |

3D: threadldx.x \* threadldx.y \* threadldx.z

```
0,0,2
                       0,0,3
                               0,0,4
                                      0.0.5
0,0,0
       0,0,1
                                              0,0,6
                                                      0,0,7
               0,1,2
                       0,1,3
                               0,1,4
                                      0,1,5
                                              0,1,6
                                                      0,1,7
0,1,0
       0,1,1
0.2.0
       0.2.1
               0.2.2
                       0.2.3
                              0.2.4
                                      0.2.5
                                              0,2,6
                                                      0.2.7
                         1,2,3
```

```
threadIdx.x
thread position in dimension x
threadIdx.y
thread position in dimension y
threadIdx.z
thread position in dimension z
```

```
1-dimensional:
```

```
dim3 dimBlock(n_th_per_blk);
blk_t_id = threadldx.x
```

2-dimensional:

3-dimensional;

# OSU CSE 5441

### "massively parallel" thread organization:

threads in blocks, 1D x 1D



```
1D: blockldx.x = 1

1D: threadldx.x

0 1 2 3 4 5 6 7
```

```
1D: blockldx.x = 2

1D: threadldx.x

0 1 2 3 4 5 6 7
```

```
blockldx.x
block position in dimension x
blockldx.y
block position in dimension y
blockldx.z
blockposition in dimension z
```

```
1-dimensional x 1-dimensional:
dim3 dimBlock(n_th_per_blk);
dim3 dimGrid(n_blk_per_grid);

blockNumInGrid = blockIdx.x
threadsPerBlock = blockDim.x
threadNumInBlock = threadIdx.x
```

global\_t\_id = blockidx.x \* blockDim.x

+ threadldx.x

#### "massively parallel" thread organization:

threads in blocks, 2D x 2D



```
blockldx.x
block position in dimension x
blockldx.y
block position in dimension y
```

// if we had a third dimension (blockldx.z block position in dimension z)

```
2-dimensional x 2-dimensional:
    dim3 dimBlock(tpb_x, tpb_y);
    dim3 dimGrid(bpg_x, bpg_y);
```

```
blockNumInGrid = blockIdx.x +
gridDim.x * blockIdx.y

threadsPerBlock = blockDim.x * blockDim.y

threadNumInBlock = threadIdx.x +
blockDim.x * threadIdx.y
```

note: this illustration in column-major

31

## it's your turn: reverseArray\_multiBlock1

```
// reverse an array using GPU
int main()
int *h a;
                             //pointer for host memory
                             //pointer verification copy
int *h v;
int *d_a;
                             //pointer for device input
int *d_b;
                             //pointer for device output
// define thread hierarchy
int nblocks
              = 1:
int dimA
              = 256;
int tpb
              = dimA;
// allocate host and device memory
size t memSize;
  memSize = nblocks * tpb * sizeof(int);
            = (int*) malloc(memSize);
  h a
            = (int*) malloc(memSize);
  h v
  cudaMalloc( (void**) &d_a, memSize);
  cudaMalloc( (void**) &d b, memSize);
// initialize host arrays, copy to device
  for (int i = 0; i < dimA; i++)
     h a[i] = i;
     h v[i] = i
  cudaMemcpy(d a, h a, memSize,
                 cudaMemcpyHostToDevice
```

#### modify host and kernel to:

- use 2 blocks of 1024 threads each
- use a linear array of 1M (1024x1024) integers
- on host, initialize the values of the array to equal the array offset
- in the kernel, reverse the contents of the array
- on the host, verify the kernel's result

#### reverseArrayMultiBlock1

IYT answer

```
// reverse an array using GPU
int main()
int *h a;
                             //pointer for host memory
                             //pointer verification copy
int *h v;
int *d a:
                             //pointer for device input
int *d b:
                             //pointer for device output
int dimA = 1024*1024:
                             //size of array
// define thread hierarchy
int nblocks
              = 2:
int tpb
              = 1024;
// allocate host and device memory
size t memSize;
  memSize = dimA * sizeof(int);
            = (int*) malloc(memSize);
  cudaMalloc( (void**) &d_a, memSize);
  cudaMalloc( (void**) &d_b, memSize);
// initialize host array, copy to device
  for (int i = 0; i < dimA; i++)
     h_a[i] = i;
  cudaMemcpy(d a, h a, memSize,
                 cudaMemcpyHostToDevice
```

```
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
  reverseArrayMBlock1<<< dimGrid, dimBlock >>>(d a, d b, dimA);
// get results
  cudaMemcpy( h_a, d_b, memSize,
                 cudaMemcpyDevice To Host);
// verify results
bool good results = true;
  for (int i = 0; (i < dim A) && good results; i++)
     if (h a[dimA-1-i]!=i)
       cerr << "oops" << endl;
       good results = false;
// kernel – reverse inArray into outArray
  _global__ void reverseArrayMBlock1(int *d_a, int *d_b, int Asize)
  for (int step = 0; step < Asize; step += blockDim.x * gridDim.x )
     d b[Asize-step-1-(blockldx.x*blockDim.x)-threadldx.x] =
                  d_a[step+(blockldx.x*blockDim.x)+threadIdx.x];
```

### it's your turn: reverseArray\_Block2

```
// reverse an array using GPU
int main()
int *h a;
                             //pointer for host memory
                             //pointer verification copy
int *h v;
int *d_a;
                             //pointer for device input
int *d b;
                             //pointer for device output
int dimA = 1024*1024:
                             //size of array
// define thread hierarchy
int nblocks
              = 2;
int tpb
              = 1024;
// allocate host and device memory
size t memSize:
  memSize = nblocks * tpb * sizeof(int);
            = (int*) malloc(memSize);
  h a
            = (int*) malloc(memSize);
  hν
  cudaMalloc( (void**) &d a, memSize);
  cudaMalloc( (void**) &d b, memSize);
// initialize host arrays, copy to device
  for (int i = 0; i < dimA; i++)
     h a[i] = i;
     h_v[i] = i
  cudaMemcpy(d_a, h_a, memSize,
                 cudaMemcpyHostToDevice
```

in the kernel, reverse the contents of the array as before, except:

- use a single block of 1024 threads
- use only a single on-device array

#### reverseArrayMultiBlock2

```
// reverse an array using GPU
int main()
int *h_a;
                             //pointer for host memory
int *d a;
                             //pointer for device array
//int *d b;
                             //pointer for device output
int dimA = 1024*1024;
                             //size of array
// define thread hierarchy
int nblocks
              = 1;
              = 1024;
int tpb
// allocate host and device memory
size t memSize;
  memSize = dimA * sizeof(int);
            = (int*) malloc(memSize);
  h a
  cudaMalloc( (void**) &d a, memSize);
// cudaMalloc( (void**) &d_b, memSize);
// initialize host array, copy to device
  for (int i = 0; i < dimA; i++)
     h_a[i] = i;
  cudaMemcpy(d a, h a, memSize,
                 cudaMemcpyHostToDevice
```

```
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
  reverseArrayBlock2<<< dimGrid, dimBlock >>>(d a, dimA);
// get results
  cudaMemcpy( h_a, d_a, memSize,
                 cudaMemcpyDevice To Host);
// verify results
bool good results = true;
  for (int i = 0; (i < dimA) && good_results; i++)
     if (h_a[dimA-1-i]!=i)
       cerr << "oops" << endl;
       good_results = false;
// kernel – reverse inArray in place
  global void reverseArrayBlock2(int *d_a, int Asize)
int temp:
  for (int step = 0; step < Asize/2; step += blockDim.x * gridDim.x )
     temp = d b[Asize-step-1-(blockldx.x*blockDim.x)-threadldx.x]
     d b[Asize-step-1-(blockldx.x*blockDim.x)-threadldx.x] =
                  d a[step+(blockldx.x*blockDim.x)+threadldx.x];
     d a[step+(blockldx.x*blockDim.x)+threadldx.x = temp;
```

35

#### matrix multiply example

CPU implementation

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int_dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0;
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                 = B[k*dim + j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

GPU skeleton

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B ...
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0;
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                 = B[k*dim+j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

```
int main(void)
{
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
    C = new float(dim*dim);
// I/O to load A and B ...
// perform MatrixMul on Device
}
```

GPU skeleton

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int_dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0;
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                = B[k*dim+j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

```
int main(void)
{
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
    C = new float(dim*dim);
// I/O to load A and B .

// define thread hierarchy
// allocate device memory
// initialize device memory
// launch kernel
    // perform MatrixMul on Device
// retrieve results
}
```

GPU thread hierarchy

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0;
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                 = B[k*dim+j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

```
int main(void)
{
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
    C = new float(dim*dim);
// I/O to load A and B .

// define thread hierarchy
int nblocks = 4;
int tpb = 512;

// allocate device memory
// initialize device memory
// launch kernel
// perform MatrixMul on Device
// retrieve results
}
```

GPU memory allocation

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int_dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0;
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                = B[k*dim+j];
          sum + = a * b:
       C[i * dim + j] = sum;
```

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks
              = 4;
int tpb
              = 512;
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
// launch kernel
  // perform MatrixMul on Device
// retrieve results
```

GPU memory initialization

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0:
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
                 = B[k*dim+j];
          sum + = a * b:
       C[i * dim + j] = sum;
```

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks
            = 4;
int tpb
              = 512:
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
  cudaMemcpy(d_A, A, memSize, cudaMemcpy HostToDevice);
  cudaMemcpy(d B, B, memSize, cudaMemcpy HostToDevice);
// launch kernel
 // perform MatrixMul on Device
// retrieve results
```

GPU kernel launch

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0:
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
          а
                 = B[k*dim+j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks = 4;
int tpb
              = 512:
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
  cudaMemcpy(d A, A, memSize, cudaMemcpy HostToDevice);
  cudaMemcpy(d B, B, memSize, cudaMemcpy HostToDevice);
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
  MatrixMulDevice<<< dimGrid, dimBlock >>>(d A, d B, d C, dim);
  // perform MatrixMul on Device
// retrieve results
```

fetch results

```
int main()
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
  MatrixMulHost( A, B, C, dim);
void MatrixMulHost (float *A, float *B, float *C, int dim)
float a, b, sum;
  for (int i = 0; i < dim; i++)
     for (int j = 0; j < dim; j++)
       sum = 0:
       for (int k = 0; k < dim; k++)
                 = A[i * dim + k];
          а
                 = B[k*dim+j];
          sum + = a * b;
       C[i * dim + j] = sum;
```

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks
              = 4;
int tpb
              = 512:
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
  cudaMemcpy(d A, A, memSize, cudaMemcpy HostToDevice);
  cudaMemcpy(d B, B, memSize, cudaMemcpy HostToDevice);
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
  MatrixMulDevice<<< dimGrid, dimBlock >>>(d_A, d_B, d_C, dim);
  // perform MatrixMul on Device
// retrieve results
  cudaMemcpy( C, d_C, memSize, cudaMemcpyDevice To Host);
```

## it's your turn: matrix multiply example

kernel

```
__global__ void MatrixMulDevice( float *A, float *B, float *C)) {
// perform MatrixMul on Device
```

### provide the kernel

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks
              = 4;
int tpb
              = 512:
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
  cudaMemcpy(d A, A, memSize, cudaMemcpy HostToDevice);
  cudaMemcpy(d B, B, memSize, cudaMemcpy HostToDevice);
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
// perform MatrixMul on Device
  MatrixMulDevice <<< dimGrid, dimBlock >>>(d A, d B, d C, dim);
// retrieve results
  cudaMemcpy( C, d_C, memSize, cudaMemcpyDevice To Host);
```

44

answer

```
__global__ void MatrixMulDevice( float *A, float *B, float *C, int dim))

{
float a, b, sum;

i = threadIdx.x;
for (int j = blockIdx.x; j < dim; j += gridDim.x)

{
    sum = 0;
    for (int k = 0; k < dim; k++)
    {
        a = A[i * dim + k];
        b = B[k * dim + j];
        sum + = a * b;
    }
    C[i * dim + j] = sum;
}
```

```
int main(void)
float *A, *B, *C; int dim = 512;
A = new float(dim*dim); B = new float(dim*dim);
  C = new float(dim*dim);
// I/O to load A and B.
// define thread hierarchy
int nblocks
              = 4;
              = 512;
int tpb
// allocate device memory
size t memSize;
  memSize = dim * dim * sizeof(float);
  cudaMalloc( (void**) &d_A, memSize);
  cudaMalloc( (void**) &d B, memSize);
  cudaMalloc( (void**) &d_C, memSize);
// initialize device memory
  cudaMemcpy(d A, A, memSize, cudaMemcpy HostToDevice);
  cudaMemcpy(d B, B, memSize, cudaMemcpy HostToDevice);
// launch kernel
  dim3 dimGrid(nblocks);
  dim3 dimBlock(tpb);
// perform MatrixMul on Device
  MatrixMulDevice<<< dimGrid, dimBlock >>>(d_A, d_B, d_C, dim);
// retrieve results
  cudaMemcpy( C, d_C, memSize, cudaMemcpyDevice To Host);
```

### engineering cuda kernels

limits vary according to Nvidia "compute capability" level

- do not exceed thread/block limit (512 or 1024)
- do not exceed thread/block dimensionality (512,512,64 or 1024,1024,64)
- do not exceed total registers (8k, 16k, 32k or 64k)
- do not exceed block shared memory (16kB or 48kB)

top performance determined by benchmarking

- depends upon specific GPU hardware
- depends upon application characteristics
- threads execute in 32-thread warps
- typical sweet spot in the 128 512 threads/block range

# **JSU CSE 5441**

## giga flops (GFlops) benchmarking

given that all variables are single- or double-precision floating point numbers,

the following statements perform "1 flop" worth of work:

- A = B + C
- A[k] = A[j] \* A[i]
- A[k-1] += B[m]
- A[k] = B[m] / C[n]

while the following would be "3 flops" worth of work:

• 
$$A[m] = (B[m] + C[m]) / (D[m] + E[m])$$

#### to compute the performance of a code segment:

- · count the number of flops performed in the segment
- divide by the execution time in seconds

results are typically reported in "GFlops/sec"

47

## cuda function types

```
__device__ float function callable from a kernel

example:
   __device__ float d_iwalls(int pol, int band, float degrees, float delta_la, int nla, float *xi, float *wi);
```

cuda functions reside in a ".cu" program file

## debugging: gpuAssert()

### a helpful macro ...

```
#define gpuErrchk(ans) { gpuAssert((ans), __FILE__, __LINE__); }
inline void gpuAssert(cudaError_t code, const char *file, int line, bool abort=true)
{
  if (code != cudaSuccess)
  {
    fprintf(stderr,"GPUassert: %s %s %d\n", cudaGetErrorString(code), file, line);
    if (abort) exit(code);
  }
}
```

### verify copy successful

```
cudaMemcpy(r, d_resid,ncells*sizeof(float), cudaMemcpyDeviceToHost);
gpuErrchk( cudaMemcpy(r, d_resid,ncells*sizeof(float), cudaMemcpyDeviceToHost) );
```

### ensure kernel ran to completion

```
CellLoop3<<<dimGrid, dimBlock>>>(d_p, d_anbs, d_aps, d_intensity, d_resid, d_scs);
gpuErrchk( cudaPeekAtLastError() ); // stop if kernel did not launch
gpuErrchk( cudaDeviceSynchronize() ); // for debugging – ensure kernel finished
```

# cse5441 - parallel computing

## cuda