# Harshit Goyal 2021MT10143

## **Sequence Generator**

#### # States:

$$(4)_{10} = (100)_{(2)}$$

$$(3)_{10} = (011)_{(2)}$$

# The required sequence is (for the correct input)

\* idle 
$$\rightarrow$$
 1  $\rightarrow$  0  $\rightarrow$  0  $\rightarrow$  0  $\rightarrow$  1  $\rightarrow$  1  $\rightarrow$  idle

### # Mealy Finite State Machine: State Diagram



- \* Here (000) is the 'idle' state.
- \* 'idle' transitions to 'idle' giving Output 0 if input is 0 else it transitions to (001) giving Output (1) {First bit of sequence 100011}
- \* In from states (001) to (101), the output is 'independent' of the 'input' as the machine is 'working' and it keeps generating the sequence until it finishes as specified in the problem.
- \* We have 6 states and need  $[log_26] + 1 = 3 D$  flip flops.
- \* Basically all states 000, 001, 010, 011, 100, 101 can be represented as 3-bit numbers

## # Excitation Table for D-Flip Flop

| Q <sup>n</sup> | Qn+1 | D |
|----------------|------|---|
| 0              | 0    | 0 |
| 0              | 1    | 1 |
| 1              | 0    | 0 |
| 1              | 1    | 1 |

So for D-Flip Flop,  $D = Q^{n+1}$ 

## - State Transition Table for FSM

| Q <sub>2</sub> <sup>n</sup> | Q <sub>1</sub> <sup>n</sup> | Q <sub>0</sub> n | Input (I) | $Q_2^{n+1} = D_2$ | $Q_1^{n+1} = D_1$ | $Q_0^{n+1} = D_0$ | Output (Q) |
|-----------------------------|-----------------------------|------------------|-----------|-------------------|-------------------|-------------------|------------|
| 0                           | 0                           | 0                | 0         | 0                 | 0                 | 0                 | 0          |
| 0                           | 0                           | 0                | 1         | 0                 | 0                 | 1                 | 1          |
| 0                           | 0                           | 1                | 0         | 0                 | 1                 | 0                 | 0          |
| 0                           | 0                           | 1                | 1         | 0                 | 1                 | 0                 | 0          |
| 0                           | 1                           | 0                | 0         | 0                 | 1                 | 1                 | 0          |
| 0                           | 1                           | 0                | 1         | 0                 | 1                 | 1                 | 0          |
| 0                           | 1                           | 1                | 0         | 1                 | 0                 | 0                 | 0          |
| 0                           | 1                           | 1                | 1         | 1                 | 0                 | 0                 | 0          |
| 1                           | 0                           | 0                | 0         | 1                 | 0                 | 1                 | 1          |
| 1                           | 0                           | 0                | 1         | 1                 | 0                 | 1                 | 1          |
| 1                           | 0                           | 1                | 0         | 0                 | 0                 | 0                 | 1          |
| 1                           | 0                           | 1                | 1         | 0                 | 0                 | 0                 | 1          |
| 1                           | 1                           | 0                | 0         | х                 | х                 | х                 | х          |
| 1                           | 1                           | 0                | 1         | х                 | х                 | x                 | x          |
| 1                           | 1                           | 1                | 0         | х                 | x                 | x                 | x          |
| 1                           | 1                           | 1                | 1         | х                 | x                 | x                 | x          |

# - K-maps

## \* K-map for D<sub>2</sub>

| $Q_2Q_1\backslash Q_0I$ | 00 | 01 | 11 | 10 |
|-------------------------|----|----|----|----|
| 00                      | 0  | 0  | 0  | 0  |
| 01                      | 0  | 0  | 1  | 1  |
| 11                      | x  | x  | x  | x  |
| 10                      | 1  | 1  | 0  | 0  |

## \* K-map for D<sub>1</sub>

| $Q_2Q_1\backslash Q_0I$ | 00 | 01 | 11 | 10 |
|-------------------------|----|----|----|----|
| 00                      | 0  | 0  | 1  | 1  |
| 01                      | 1  | 1  | 0  | 0  |
| 11                      | x  | x  | x  | x  |
| 10                      | 0  | 0  | 0  | 0  |

## \* K-map for $D_0$

| $Q_2Q_1\backslash Q_0I$ | 00 | 01 | 11 | 10 |
|-------------------------|----|----|----|----|
| 00                      | 0  | 1  | О  | 0  |
| 01                      | 1  | 1  | 0  | 0  |
| 11                      | х  | х  | x  | x  |
| 10                      | 1  | 1  | 0  | 0  |

## \* K-map for Output (O)

| $Q_2Q_1\backslash Q_0I$ | 00 | 01 | 11 | 10 |
|-------------------------|----|----|----|----|
| 00                      | 0  | 1  | 0  | 0  |
| 01                      | 0  | 0  | 0  | 0  |
| 11                      | х  | x  | x  | х  |
| 10                      | 1  | 1  | 1  | 1  |

#### - Reduced Expressions:

$$D_{2} = Q_{1} Q_{0} + Q_{2} Q_{0}'$$

$$D_{1} = Q_{1} Q_{0}' + Q_{2}'Q_{1}'Q_{0}$$

$$D_{0} = Q_{0}'I + Q_{1}Q_{0}' + Q_{2}Q_{0}'$$

$$D_{0} = Q_{2} + Q_{1}'Q_{0}'I$$

#### **# Verilog Code**

- \* Here I = Input received
- \* O = Output (bits of generated sequence)
- \* clk = Clock

#### \* Positive Edge Triggered D-Flip Flop

#### \* Sequence Generator

```
module sequence_gen(0,I, clk, reset);
    input I, clk, reset;
    output 0;
    wire q2, q1, q0;
    wire d2, d1, d0;

assign d2 = (q1 && q0) || (q2 && ~q0);
    assign d1 = (q1 && ~q0) || (~q2 && ~q1 && q0);
    assign d0 = (~q0 && I) || (q1 && ~q0) || (q2 && ~q0);
    assign d0 = (~q0 && I) || (q1 && ~q0) || (q2 && ~q0);
    assign 0 = q2 || (~q1 && ~q0 && I);

D_flip_flop dff2(d2, q2, clk, reset);
    D_flip_flop dff1(d1, q1, clk, reset);
    D_flip_flop dff0(d0, q0, clk, reset);
endmodule
```

#### \* Test Bench

```
module test_bench();
  reg clk, reset, I;
 wire 0;
  sequence_gen inst(0, I, clk, reset);
  always #1 clk = \simclk;
  always @(posedge clk)
      $display("Input I: %b Output 0 %b ", I,0);
  initial begin
      $dumpfile("graph.vcd");
      $dumpvars;
      clk = 1;
      reset = 1;
      I = 0;
      #5 reset = 0;
      repeat (3) begin
          #10 I = 1;
          #2 I = 0;
          #2 I = 1;
          #2 I = 0;
      end
      #10 $finish;
   end
endmodule
```

\* In the TestBench, I have set I high for 1 cycle duration then set it to low. The machine starts giving the output (as seen on the waveform). Then during it is working, I is again set high for 1 clock duration and machine keeps producing the desired output without getting disturbed.

#### \* Waveforms



```
>_ Terminal
VCD info: dumpfile graph.vcd opened for output.
Input I: 0 Output 0 x
Input I: 0 Output 0 0
Input I: 1 Output 0 1
Input I: 0 Output 0 0
Input I: 1 Output 0 0
Input I: 0 Output 0 0
Input I: 0 Output 0 1
Input I: 0 Output 0 1
Input I: 0 Output 0 0
Input I: 0 Output 0 0
Input I: 1 Output 0 1
Input I: 0 Output 0 0
Input I: 1 Output 0 0
Input I: 0 Output 0 0
Input I: 0 Output 0 1
Input I: 0 Output 0 1
Input I: 0 Output 0 0
Input I: 0 Output 0 0
Input I: 1 Output 0 1
Input I: 0 Output 0 0
Input I: 1 Output 0 0
Input I: 0 Output 0 0
Input I: 0 Output 0 1
Input I: 0 Output 0 1
Input I: 0 Output 0 0
Input I: 0 Output 0 0
main.v:55: $finish called at 63 (1s)
```

\*Here the Ouput is shown against the Input at each positive edge of the clock. We can see 3 repetitions of the sequence 100011.