#### DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING



#### MANIPAL INSTITUTE OF TECHNOLOGY

(A Constituent Institute of MAHE, Manipal) MANIPAL – 576104, KARNATAKA, INDIA

## Department of Electronics and Communication Engineering

# Digital VLSI Design LAB Mini-Project Report

First semester, MTech – DEC 2024

## **ALU Design with Enhanced Capabilities: Complex Arithmetic, Modular and Bitwise Operations**

Submitted by

| Harshitha S | Harshith Gowda B V | Keerthana S |  |
|-------------|--------------------|-------------|--|
| 240938013   | 240938004          | 240938022   |  |

## **ABSTRACT**

Advanced Microprocessors (ALUs) are integral components in digital systems as they elaborate different arithmetic and logic functions required to accomplish processing tasks in microprocessors and microcontrollers. This project concentrates on the design and realization of an improved ALU capable of executing a wide variety of operations such as basic arithmetic operations like multiplication, and division, and logical operations such as NAND, NOR, XNOR, and more advanced operations including rotate right, rotate left, modulo, power, and square root operations. The proposed ALU design aims to achieve better efficiency in computation, low power consumption, and improved processing speed by the use of algorithms and techniques for parallel processing. Also, the project applies modular design strategies to achieve scalability and flexibility in the deployment across multiple environments. To test its performance, the design is implemented on a Cadence platform after being synthesized and simulated using Verilog/VHDL for hardware description. These results show that the ALU that was advanced is also capable of meeting timing constraints while achieving high levels of accuracy, indicating potential use in high-performance digital systems.

## TABLE OF CONTENTS

|   | Abstract                             | i     |
|---|--------------------------------------|-------|
|   | Table of Contents                    | ii    |
|   | List of Figures                      | iii   |
|   |                                      |       |
| 1 | INTRODUCTION                         | 1     |
| 2 | 2.1 Literature Survey                | 2     |
|   | 2.2 Objective                        | 3     |
|   | 2.3 Problem Statement                | 4     |
|   |                                      |       |
| 3 | PROPOSED SOLUTION AND METHODOLOGY    | 5     |
|   | 3.1 Methodology                      | 5-8   |
|   | 3.2 Design Flow                      | 8-9   |
|   | 3.3 Verilog Code                     | 9-15  |
|   |                                      |       |
| 4 | RESULT AND DISCUSSUION               |       |
|   | 4.1 Simulation Result                | 16-18 |
|   | 4.2 Genus                            | 19-24 |
|   | 4.3 Innovus                          | 24-31 |
|   |                                      |       |
| 5 | CONCLUSION                           |       |
|   | 5.1 Conclusion                       | 32-33 |
|   | 5.2 Social And Environmental Impacts | 33    |
|   | 5.3 SDG Levels                       | 34    |
|   |                                      |       |
|   | REFERENCES                           | 35    |

## **List of Figure**

| Figure Number | Figure Description                 |  |  |
|---------------|------------------------------------|--|--|
| Fig 3.1       | Block diagram                      |  |  |
| Fig 3.2       | Flowchart                          |  |  |
| Fig 4.1       | Simulation Waveform                |  |  |
| Fig 4.2       | Console window                     |  |  |
| Fig 4.3       | Schematic                          |  |  |
| Fig 4.4       | read_sdc result                    |  |  |
| Fig 4.5       | syn_generic result                 |  |  |
| Fig 4.6       | syn_map result                     |  |  |
| Fig 4.7       | syn_opt result                     |  |  |
| Fig 4.8       | Timing report                      |  |  |
| Fig 4.9       | Area report                        |  |  |
| Fig 4.10      | Power report                       |  |  |
| Fig 4.11      | Vdd-Vss Rings and Strips placement |  |  |
| Fig 4.12      | Pre-placement timing report        |  |  |
| Fig 4.13      | Pre-CTS timing report (setup)      |  |  |
| Fig 4.14      | Pre-CTS timing report (hold)       |  |  |
| Fig 4.15      | Clock-tree Diagram                 |  |  |
| Fig 4.16      | Post-CTS timing report (set)       |  |  |
| Fig 4.17      | Post-CTS timing report (hold)      |  |  |
| Fig 4.18      | Post-Route timing report (setup)   |  |  |
| Fig 4.19      | Post-Route timing report (hold)    |  |  |
| Fig 4.20      | Timing Debug Window (setup)        |  |  |
| Fig 4.21      | Timing Debug Window (hold)         |  |  |
| Fig 4.22      | Layout                             |  |  |
| Fig 4.23      | Snippet of GDS file                |  |  |

#### **CHAPTER-1**

#### INTRODUCTION

An Arithmetic Logic Unit (ALU) is the core computation engine within a processor, responsible for performing arithmetic and logical operations on input data. These operations are essential for executing instructions within a computer, ranging from simple mathematical calculations to complex logical decision-making processes. The ALU is controlled by signals from the processor, which dictate the specific operation to be performed on given input data. By quickly and efficiently processing these instructions, the ALU enables the execution of all higher-level computations in a CPU, making it a critical element in both general-purpose CPUs and specialized digital processors, such as those in embedded systems.

Traditionally, an ALU includes basic arithmetic operations like addition and subtraction, logical operations such as AND, OR, and XOR, and bitwise shifts that enable manipulation of data at the binary level. In more advanced designs, the ALU may also handle operations such as division, multiplication, and even complex calculations involving trigonometric or exponential functions. To handle a wider range of computations, modern ALUs are increasingly designed with modular components, each specializing in a specific operation. This modularity allows for greater flexibility and scalability, enabling the ALU to support more sophisticated processing tasks. With a well-structured design, an ALU can be both highly efficient and versatile, catering to the demands of various applications across computing fields.

The ALU design provided here is an advanced implementation that expands on traditional ALU functionality by incorporating specialized modules for a diverse set of operations. This design includes standard arithmetic and bitwise functions, as well as more complex operations like modular arithmetic, population counting, and both left and right rotations. Additionally, the ALU supports complex number arithmetic, allowing it to perform addition and multiplication on complex numbers by breaking them down into their real and imaginary components. Each operation is modularized and controlled by a 4-bit operation selector, ensuring that the ALU can quickly switch between tasks based on the input control signals. This approach allows the ALU to serve a broad array of computational needs, from general-purpose calculations to specialized tasks that require complex arithmetic and bit manipulation.

#### **CHAPTER -2**

#### 2.1 LITRATURE SURVEY

"Design of Logically Obfuscated n-bit ALU for Enhanced Security" (2019) focuses on improving ALU security through logic obfuscation techniques, which make the ALU more resilient to reverse engineering and hardware attacks. The study examines how obfuscation techniques impact performance and security metrics in n-bit ALUs.

"Design and Optimization of 8-bit ALU Using Reversible Logic" explores reversible logic to enhance energy efficiency in ALU designs, with applications in low-power devices and quantum computing. This approach reduces power dissipation by avoiding loss of information during computation, which is especially beneficial in high-performance, low-power circuits.

"Efficient Design of Low Power ALU Using Clock Gating Techniques" (2020) presents a low-power ALU design that leverages clock gating to minimize power consumption. Clock gating reduces unnecessary switching activities, thus saving energy while maintaining computational accuracy. This is relevant for mobile and IoT devices where energy efficiency is critical.

"High-Speed Arithmetic Logic Unit Design Using Approximate Computing" (2021) investigates approximate computing methods to achieve high speed and lower power consumption in ALUs. By introducing slight inaccuracies, this approach can significantly increase speed and efficiency, making it suitable for applications like image and video processing where exact precision is not always necessary.

"Design of Energy-Efficient Arithmetic Logic Unit with Hybrid Adder-Subtractor" (2022) explores a hybrid adder-subtractor approach for improved energy efficiency and speed. This design minimizes delay and power consumption, which is beneficial for applications requiring fast arithmetic operations, such as digital signal processing.

"Adaptive ALU Design for Variable Precision Operations" (2023) introduces an ALU capable of adjusting its precision dynamically based on workload

requirements. This adaptive design conserves energy by processing lower-precision data with fewer resources, thus optimizing power usage without compromising performance when full precision is needed.

"Fault-Tolerant ALU for Reliable High-Performance Computing" (2021) addresses fault tolerance in ALU design, crucial for ensuring reliability in mission-critical applications. The design includes error-detection and correction mechanisms that make it resilient against transient faults, which can occur in high-performance and high-radiation environments.

"Design of ALU Using Memristor-Based Logic" (2020) explores the integration of memristors into ALU circuits to create non-volatile, energy-efficient logic gates. Memristor-based designs retain their state even when power is removed, which is beneficial for low-power and embedded applications where data persistence is required.

"High-Performance ALU Design Using Quantum-Dot Cellular Automata (QCA)" (2021) looks at quantum-dot cellular automata as a promising technology for future high-speed and low-power ALU designs. QCA-based ALUs operate with extremely low power and are projected as a replacement for traditional CMOS technology in certain high-performance computing applications.

"Approximate Multiplier-Based ALU Design for Neural Network Applications" (2022) applies approximate multipliers in an ALU to accelerate neural network computations. This approach achieves higher speeds with lower energy consumption, which is beneficial in AI and machine learning applications that involve heavy computation but can tolerate small inaccuracies.

#### 2.2 OBJECTIVE

To design and implement a versatile Arithmetic Logic Unit (ALU) that performs both standard arithmetic/logic operations and complex arithmetic operations, making it appropriate for use in high-performance computing, embedded systems, and digital signal processing.

## 2.3 PROBLEM STATEMENT

Processors that can execute complicated arithmetic for signal analysis, filtering, and transformations in addition to ordinary arithmetic and logic operations are necessary for modern embedded systems and digital signal processing applications. Complex number operations are frequently not supported by current ALUs, requiring additional hardware or software emulation, which raises latency and decreases efficiency.

The goal of this project is to create a custom ALU that combines conventional operations like modulo, rotation, population count, and square root computations with complex arithmetic functions like addition and multiplication of complex numbers. Suitable for specialized processors used in image processing, communication systems, and control systems that need high-speed complex computations, this multi-function ALU offers a compact solution to streamline arithmetic-heavy computations.

By implementing and testing this ALU, we aim to achieve:

- 1. A reduction in latency for complex arithmetic operations.
- 2. Enhanced versatility by supporting both integer-based and complex arithmetic within a single ALU unit.
- 3. A modular design that can be adapted or extended for other specialized operations as needed in future applications.

#### **CHAPTER -3**

## PROPOSED SOLUTION AND METHODOLOGY

A multi-functional Arithmetic Logic Unit (ALU) built in Verilog that can execute a variety of complicated and integer arithmetic operations is at the heart of the solution. This versatile ALU is designed for applications that need to handle complex numbers and population counts efficiently in addition to traditional arithmetic and logical operations. The ALU is appropriate for digital signal processing (DSP), embedded systems, and scientific computing since it can rotate bits, carry out modular and division operations, compute square roots, and carry out logical operations like NAND, NOR, and XNOR.

Applications that need real-time, high-performance computations with constrained hardware resources should pay special attention to this architecture. The technique cuts down on computation time and eliminates the need for external modules by incorporating sophisticated arithmetic operations straight within the ALU. It is also useful for machine learning, cryptography, and error-correcting applications since it incorporates population counting, which counts the number of 1s in a binary representation. Overall, the suggested ALU design improves computational efficiency and adaptability for a range of digital processing applications by providing a small and effective solution for multipurpose arithmetic operations.

#### 3.1 METHODOLOGY

## 3.1.1 Rotate Left (ROL) and Rotate Right (ROR) Modules

Inputs: Both ROL and ROR modules accept a 32-bit input (in) and a 5-bit shift value (shift).

Outputs: They produce a 32-bit rotated output (out).

Operation: The ROL module fills in the vacant bits with the bits that were moved out from the right side after shifting the input's bits to the left by the designated shift amount. On the other hand, ROR moves bits to the right, using the bits that are pushed out from the right to fill in the left. This feature is particularly helpful for jobs involving bit manipulation and cryptography.

## **3.1.2** Population Count (POPCNT) Module

Inputs: Takes a single 32-bit input (in).

Output: Outputs a 6-bit result (count), which represents the count of '1' bits in

the input.

Operation: The module adds up each bit in the 32-bit input separately to determine the population count. Applications where the Hamming weight (number of set bits) is crucial, such as machine learning and error detection, benefit from this process.

## 3.1.3 Modulo, Multiply, and Divide Modules

Inputs: Each module receives two 32-bit inputs (in\_a and in\_b).

Outputs: They output a 32-bit result (out or quotient).

Operation:

Modulo: Often utilized in cyclic algorithms and hashing functions, it calculates the remainder of in\_a divided by in\_b.

Multiply: This function multiplies in\_a and in\_b, which is essential for operations involving intricate transformations or scaling.

Divide: Produces the quotient by dividing in\_a by in\_b; helpful for DSP and control algorithms.

## 3.1.4 Logical Operations: NAND, NOR, and XNOR

Inputs: Each module takes two 32-bit inputs (in\_a and in\_b).

Output: Each outputs a 32-bit result (out).

Operation:

NAND: Applies a bitwise NAND to the inputs, generating an output in which each bit represents the negated outcome of an AND operation between the corresponding bits of in\_a and in\_b.

NOR: Performs a bitwise NOR in which the negated OR of in\_a and in\_b is represented by each bit in the output.

XNOR: Only when matching bits in in\_a and in\_b match does it produce a bitwise XNOR, with bits set to 1. In circuits like DSP that need to use the least amount of power possible, these logical processes are crucial.

## 3.1.5 Square Root (SquareRoot) Module

Input: Accepts a 32-bit input (in).

Output: Produces a 32-bit square root value (out).

Operation: Approximates the input's integer square root via an iterative bitwise technique. When real-time square root data are needed for geometrical and

graphic computations, this function is quite helpful.

## 3.1.6 Complex Arithmetic Module

Inputs: The Complex\_Arithmetic module takes four 32-bit signed inputs representing the real and imaginary parts of two complex numbers (real\_a, imag\_a, real\_b, imag\_b) and a 2-bit control signal (op).

Outputs: It produces two 32-bit signed outputs (real\_out and imag\_out) for the resulting complex number.

Operation: Complex numbers can be added or multiplied by the module, depending on the value of op. In applications like signal processing, where complicated numerical manipulation is commonly needed, this capacity is essential.

## 3.1.7 Control Logic and Output Assignment

Operation: A clock signal drives the synchronous operation of this code segment. It chooses the right operation for logical and conventional arithmetic operations using a 4-bit op signal, and it chooses the operation in the complex arithmetic module using a 2-bit complex\_op signal. To provide effective output handling across several processes, the chosen result is saved in the out, real\_out, or imag\_out registers.

In order to handle a variety of difficult jobs while maintaining resource efficiency, each module in this ALU design is specifically designed to carry out a certain kind of arithmetic or logical operation efficiently. In embedded systems, DSP, and other applications where multi-functional arithmetic and logic processing are crucial, this paradigm facilitates high-performance computing.



Fig 3.1 Block diagram

## 3.2 DESIGN FLOW

Given flowchart illustrates the structure of an ALU (Arithmetic Logic Unit) designed to handle various computational tasks through specialized modules. The ALU begins with input processing, where it receives a clock signal for timing, data inputs (in\_a, in\_b, real\_a, imag\_a), and control signals (op for operation selection and complex\_op for complex arithmetic). The control logic section features an Operation Selector that directs data to the correct module based on the operation code, allowing only the required module to activate and conserving resources.

The operations section includes general modules for basic tasks such as bitwise rotation (left and right), modulo, multiplication, division, and logical operations like NAND, NOR, XNOR, as well as a square root module. For complex arithmetic, the ALU has a dedicated module for handling real and imaginary

components, enabling addition and multiplication based on the complex\_op setting. Additionally, a Population Count (POPCNT) module counts the number of '1's in the binary form of an input, which is useful in fields like data analysis and encryption.

Finally, the ALU includes output processing to route results to their designated outputs: out for general results, real\_out and imag\_out for complex operations, and popcnt for the population count result. This design allows the ALU to efficiently perform a variety of operations by directing each task to a dedicated module, making it highly versatile for diverse computational needs.



Fig 3.2 Flowchart

## 3.3 VERILOG CODE

## 3.3.1 Design Code

```
module ALU (
                                         // Shift modules
  input clk,
                                         module ROL(input [31:0] in, input
  input [31:0] in_a, in_b,
                                //
                                         [4:0] shift, output [31:0] out);
Inputs for general operations
                                           assign\ out = (in << shift) / (in >>
  input [4:0] shift,
                                         (32 - shift));
                             // Shift
amount for rotate
                                         endmodule
  input [31:0] real_a, imag_a,
Inputs for complex number operations
                                        module ROR(input [31:0] in, input
  input [31:0] real_b, imag_b,
                                         [4:0] shift, output [31:0] out);
```

```
assign\ out = (in >> shift) / (in <<
  input [1:0] complex_op,
                                 //
Operation selector for complex
                                        (32 - shift);
arithmetic
                                        endmodule
  input [3:0] op,
                            //ALU
operation selector
                                        // Population count (POPCNT)
  output reg signed [31:0] out,
                                        module POPCNT(input [31:0] in,
Signed output to handle negative
                                        output [5:0] count);
numbers
                                          assign\ count = in[0] + in[1] +
                                        in[2] + in[3] + in[4] + in[5] +
  output reg [31:0] real_out,
imag_out, // Complex arithmetic
                                                    in[6] + in[7] + in[8] +
outputs
                                        in[9] + in[10] + in[11] +
                                   //
  output reg [5:0] popcnt
                                                    in[12] + in[13] + in[14]
Output of population count
                                        + in[15] + in[16] + in[17] +
                                                    in[18] + in[19] + in[20]
);
                                        + in[21] + in[22] + in[23] +
                                                    in[24] + in[25] + in[26]
  wire [31:0] rol_out, ror_out;
  wire [31:0] mod out, mul out,
                                        + in[27] + in[28] + in[29] +
div_out, nand_out, nor_out, xnor_out,
                                                    in[30] + in[31];
                                        endmodule
sqrt_out;
  wire signed [31:0] comp_real_out,
comp_imag_out;
                                        // Arithmetic operations
  wire [5:0] popcnt_wire;
                                        module Modulo(input [31:0] in_a,
                                        input [31:0] in_b, output [31:0] out);
  // Instantiate modules
                                          assign out = in_a \% in_b;
  ROL rol_inst(.in(in_a), .shift(shift),
                                        endmodule
.out(rol_out));
  ROR ror_inst(.in(in_a), .shift(shift),
                                        module Multiply(input [31:0] in_a,
.out(ror_out));
                                        input [31:0] in_b, output [31:0] out);
  POPCNT popcnt_inst(.in(in_a),
                                          assign out = in\_a * in\_b;
.count(popcnt_wire));
                                        endmodule
  Modulo mod_inst(.in_a(in_a),
.in_b(in_b), .out(mod_out));
                                        module Divide(input [31:0] in_a,
                                        input [31:0] in_b, output [31:0]
  Multiply mul_inst(.in_a(in_a),
.in_b(in_b), .out(mul_out));
                                        quotient);
  Divide div_inst(.in_a(in_a),
                                          assign\ quotient = in\_a / in\_b;
.in_b(in_b), .quotient(div_out));
                                        endmodule
  NAND_Operation
nand_{inst}(.in_{a}(in_{a}), .in_{b}(in_{b}),
                                        // Logic operations
                                        module NAND_Operation(input
.out(nand_out));
  NOR_Operation
                                        [31:0] in_a, input [31:0] in_b, output
nor_inst(.in_a(in_a), .in_b(in_b),
                                        [31:0] out);
.out(nor_out));
                                          assign \ out = \sim (in\_a \& in\_b);
```

```
XNOR_Operation
                                        endmodule
xnor_inst(.in_a(in_a), .in_b(in_b),
.out(xnor_out));
                                        module NOR_Operation(input [31:0]
  SquareRoot sqrt_inst(.in(in_a),
                                        in_a, input [31:0] in_b, output [31:0]
                                        out):
.out(sqrt_out));
  Complex_Arithmetic comp_inst(
                                          assign\ out = \sim (in\_a \mid in\_b);
                                        endmodule
    .real_a(real_a),
.imag_a(imag_a),
    .real\_b(real\_b),
                                        module XNOR_Operation(input
                                        [31:0] in_a, input [31:0] in_b, output
.imag\_b(imag\_b),
    .op(complex_op),
                                        [31:0] out);
    .real_out(comp_real_out),
                                           assign\ out = \sim (in\_a \land in\_b);
.imag_out(comp_imag_out)
                                        endmodule
  );
                                        // Square root calculation using
                                        bitwise method (optimized)
  always @(posedge clk) begin
    // Simplified combinational logic
                                        module SquareRoot(input [31:0] in,
without case
                                        output reg [31:0] out);
    if(op == 4'b0000) begin
                                           reg [31:0] temp;
       out <= rol_out;
Rotate Left
                                          always @(*) begin
    end else if (op == 4'b0001)
                                             out = 0;
                                             temp = 0;
begin
       out <= ror_out;
Rotate Right
                                             if((out | 16) * (out | 16) <= in)
    end else if (op == 4'b0010)
                                                out = out / 16;
                                             if((out / 8) * (out / 8) <= in)
begin
       out \le mod\_out;
                               //
                                                out = out / 8;
Modulo
                                             if((out | 4) * (out | 4) <= in)
    end else if (op == 4'b0100)
                                                out = out / 4;
begin
                                             if((out / 2) * (out / 2) <= in)
       out \le mul\_out;
                                                out = out / 2;
Multiplication
                                             if((out | 1) * (out | 1) <= in)
    end else if (op == 4'b0101)
                                                out = out / 1;
                                          end
begin
       out <= div_out;
                              //
                                        endmodule
Division
    end else if (op == 4'b0110)
                                        // Complex arithmetic operations
                                        module Complex_Arithmetic(
begin
                                           input signed [31:0] real_a, imag_a,
       out <= nand\_out;
                               //
NAND
                                        real_b, imag_b,
     end else if (op == 4'b0111)
                                           input [1:0] op,
```

```
begin
                                          output reg signed [31:0] real_out,
                              // NOR
       out \le nor out;
                                       imag_out
    end else if (op == 4'b1000)
                                        );
begin
                                          always @(*) begin
                                            // Implementing without case
       out \le xnor\_out;
XNOR
                                        statements
     end else if (op == 4'b1001)
                                             if(op == 2'b00) begin //
                                        Addition
begin
                                               real\_out = real\_a + real\_b;
       out <= sqrt_out;
Square Root
                                               imag\_out = imag\_a +
    end else begin
                                        imag_b;
       out <= 32'h000000000:
                                 //
                                             end else if (op == 2'b01) begin
Default to zero for undefined
                                        // Multiplication
operations
                                               real\_out = real\_a * real\_b -
    end
                                        imag a * imag b;
                                               imag\_out = real\_a * imag\_b
    // Handle complex arithmetic
                                        + imag a * real b;
    real_out <= comp_real_out;
                                             end else begin // Default to zero
    imag_out <= comp_imag_out;</pre>
                                               real\_out = 0;
                                               imag\_out = 0;
    // Handle population count
                                             end
    popcnt <= popcnt_wire;</pre>
                                          end
                                        endmodule
  end
endmodule
```

#### 3.3.2 Test bench

```
// Code your testbench here
                                                                                                                                                                                                          // Test case for NOR
// or browse Examples
                                                                                                                                                                                                                                op = 4'b0111;
                                                                                                                                                                                                                                                                                                                                      // NOR
module ALU_Testbench;
                                                                                                                                                                                                        operation
            // Testbench inputs
                                                                                                                                                                                                                                in a = 32'd12;
                                                                                                                                                                                                                                                                                                                                        // Binary:
                                                                                                                                                                                                        00000000000000000000000000000000011
            reg clk;
            reg [31:0] in_a, in_b;
                                                                                                                                                                                                        00
             reg [4:0] shift;
                                                                                                                                                                                                                                in_b = 32'd3;
                                                                                                                                                                                                                                                                                                                                     // Binary:
             reg [31:0] real_a, imag_a, real_b,
                                                                                                                                                                                                         11 (expected result: -16)
imag\_b;
             reg [1:0] complex_op;
                                                                                                                                                                                                                                #10:
             reg [3:0] op;
                                                                                                                                                                                                                                $display("NOR Operation");
                                                                                                                                                                                                                                display("in_a=\%d, in_b=\%d, i
            // Testbench outputs
                                                                                                                                                                                                        out=\%d (expected: -16)", in_a, in_b,
```

```
wire signed [31:0] out; // Signed
                                                                                               $signed(out));
output to handle negative numbers
      wire [31:0] real_out, imag_out;
                                                                                                          // Test case for XNOR
      wire [5:0] popent;
                                                                                                           op = 4'b1000;
                                                                                                                                                           // XNOR
                                                                                               operation
     // Instantiate the ALU
                                                                                                           in_a = 32'd5;
                                                                                                                                                           // Binary:
                                                                                               ALU uut(
.clk(clk),
                                                                                               01
                                                                                                           in_b = 32'd5;
           .in_a(in_a),
                                                                                                                                                           // Binary:
                                                                                               .in_b(in_b),
           .shift(shift),
                                                                                               01 (expected result: -1)
           .real\_a(real\_a),
                                                                                                           #10;
           .imag_a(imag_a),
                                                                                                           $display("XNOR Operation");
           .real\_b(real\_b),
                                                                                                           display("in_a=\%d, in_b=\%d, i
           .imag\_b(imag\_b),
                                                                                               out = \%d (expected: -1)", in_a, in_b,
           .complex_op(complex_op),
                                                                                               $signed(out));
           .op(op),
                                                                                                          // Test case for Square Root
           .out(out),
           .real_out(real_out),
                                                                                                           op = 4'b1001;
                                                                                                                                                           // Square
           .imag_out(imag_out),
                                                                                               Root operation
                                                                                                           in_a = 32'd16;
           .popcnt(popcnt)
                                                                                                                                                            // Square
      );
                                                                                                root of 16 (expected result: 4)
                                                                                                           #10;
     // Generate a clock signal
                                                                                                           $display("Square Root
     always begin
                                                                                               Operation");
#5 clk = \sim clk; // Clock period of 10
                                                                                                           display("in_a=\%d, out=\%d)
                                                                                               (expected: 4)", in_a, out);
units
      end
                                                                                                          // Test case for Population Count
     // Initial block to run the test cases
                                                                                               (POPCNT)
     initial begin
                                                                                                           in_a =
clk =0; // Initialize clock
                                                                                               32'b10101010101010101010101010101
                                                                                               01010; // 16 ones
           // Test case for Rotate Left (ROL)
                                                                                                           #10;
                                                             // Rotate
            op = 4'b0000;
                                                                                                           $display("Population Count
Left operation
                                                                                                Operation");
           in_a = 32'd12;
                                                                                                           display("in_a=\%b, popcnt=\%d)
                                                            // Binary:
0000000000000000000000000000000011
                                                                                               (expected: 16)", in_a, popcnt);
00
            shift = 5'd2;
                                                        // Shift left by
                                                                                                          // Test case for Complex
2 bits (expected result: 48)
                                                                                               Addition
           #10:
                                                                                                           complex\_op = 2'b00;
```

```
$display("Rotate Left
                                                                                                Complex addition
Operation");
                                                                                                           real\_a = 32'd5;
            display("in_a=\%d, shift=\%d,
                                                                                                           imag_a = 32'd3;
                                                                                                           real\_b = 32'd2;
out=%d (expected: 48)", in_a, shift,
                                                                                                           imag_b = 32'd4;
out):
                                                                                                Expected result: real_out = 7,
           // Test case for Rotate Right
                                                                                                imag\_out = 7
(ROR)
                                                                                                           #10:
           op = 4'b0001:
                                                             // Rotate
                                                                                                           $display("Complex Addition"
Right operation
                                                                                                Operation");
           in a = 32'd12;
                                                             // Binary:
                                                                                                           display("real_a=\%d,
00000000000000000000000000000000011
                                                                                                imag\_a=\%d, real\_b=\%d,
                                                                                                imag_b=%d, real_out=%d,
00
            shift = 5'd2;
                                                        // Shift right
                                                                                                imag_out=%d (expected: 7, 7)",
by 2 bits (expected result: 3)
                                                                                                real_a, imag_a, real_b, imag_b,
           #10:
                                                                                                real_out, imag_out);
            $display("Rotate Right
Operation");
                                                                                                           // Test case for Complex
            display("in_a=\%d, shift=\%d,
                                                                                               Multiplication
out=%d (expected: 3)", in_a, shift,
                                                                                                           complex\_op = 2'b01;
out);
                                                                                                Complex multiplication
                                                                                                           real_a = 32'd1;
           // Test case for Modulo
                                                                                                           imag_a = 32'd1;
           op = 4'b0010;
                                                             // Modulo
                                                                                                           real b = 32'd1:
                                                                                                           imag_b = 32'd1;
operation
           in_a = 32'd10;
                                                             // Dividend:
                                                                                               Expected result: real\_out = 0,
                                                                                                imag\_out = 2
10
                                                           // Divisor: 3
            in b = 32'd3;
                                                                                                           #10:
(expected result: 1)
                                                                                                           $display("Complex"
           #10:
                                                                                               Multiplication Operation");
           $display("Modulo Operation");
                                                                                                           display("real_a=\%d,
            display("in_a=\%d, in_b=\%d, i
                                                                                                imag a=\%d, real b=\%d,
out=%d (expected: 1)", in_a, in_b,
                                                                                                imag_b = \%d, real_out = \%d,
                                                                                                imag out=\%d (expected: 0, 2)",
out);
                                                                                                real_a, imag_a, real_b, imag_b,
           // Test case for Multiplication
                                                                                                real_out, imag_out);
           op = 4'b0100;
Multiplication operation
                                                                                                           // End simulation
           in_a = 32'd4;
                                                           // 4
                                                                                                           $finish:
           in b = 32'd5;
                                                            // 5
                                                                                                     end
(expected result: 20)
                                                                                                endmodule
           #10:
```

```
$display("Multiplication
Operation");
                                    display("in_a=\%d, in_b=\%d, i
out=%d (expected: 20)", in_a, in_b,
out);
                                 // Test case for Division
                                  op = 4'b0101;
                                                                                                                                                           // Division
operation
                                   in_a = 32'd20;
                                                                                                                                                                                        // Dividend:
20
                                                                                                                                                                                     // Divisor: 4
                                   in_b = 32'd4;
(expected result: 5)
                                   #10;
                                   $display("Division Operation");
                                   $display("in_a=%d, in_b=%d,
out=%d (expected: 5)", in_a, in_b,
out);
                                 // Test case for NAND
                                                                                                                                                                                         // NAND
                                   op = 4'b0110;
operation
                                   in_a = 32'd15; // Binary:
00000000000000000000000000000000011
11
                                   in_b = 32'd8;
                                                                                                                                                                                     // Binary:
00 (expected result: 7)
                                   #10;
                                   $display("NAND Operation");
                                   display("in_a=\%d, in_b=\%d, i
out=%d (expected: 7)", in_a, in_b,
$signed(out));
```

## **CHAPTER-4**

#### RESULT AND DISCUSSION

#### 4.1 Simulation results

The provided waveform output illustrates the performance of a Verilog-based ALU design as it processes various arithmetic and logical operations across clock cycles. Here's an analysis of the waveform, with attention to the stages of processing and the behaviour of key signals:

Initial Conditions (0 to 10 ns):

The ALU begins with inputs initialized for both general operations (in\_a, in\_b) and complex arithmetic (real\_a, imag\_a, real\_b, imag\_b).

The clk signal toggles consistently, allowing for sequential data processing on each positive edge.

Initial values of out, real\_out, and imag\_out show zero or undefined (x) states, waiting for valid input operations.

General Arithmetic and Logical Operations (10 ns to 100 ns):

Shift and Rotation (10 ns to 30 ns):

Signals like shift take effect here, with operations like ROL (rotate left) and ROR (rotate right) being performed.

out shows the rotated values accordingly, demonstrating the ALU's ability to handle bitwise operations.

Multiplication and Division (30 ns to 60 ns):

In this interval, values in out indicate the results of multiplication and division operations. For example, the values of out change based on product or quotient, reflecting correct arithmetic outcomes.

This shows that the ALU correctly processes complex calculations within a few clock cycles.

Bitwise Logic (60 ns to 90 ns):

Signals for operations like NAND, NOR, and XNOR are observed, where out updates with corresponding logical outcomes.

This section confirms that the ALU handles logical operations accurately, as out reflects results of bitwise operations on in\_a and in\_b.

Complex Arithmetic Processing (100 ns onward):

With complex\_op signals active, the ALU performs complex arithmetic operations such as addition and multiplication for complex numbers (real\_a, imag\_a, real\_b, imag\_b).

The outputs real\_out and imag\_out update sequentially, showing the real and imaginary components of the result.

These results demonstrate the ALU's capability to handle complex number operations, which is crucial in applications like digital signal processing. Population Count and Square Root:

The popent signal displays the population count for in\_a, indicating the number of '1' bits present. This feature is validated by the output's progression, which correctly corresponds to the input values.

The square root calculation is also shown in out at certain intervals, verifying the ALU's ability to perform non-trivial mathematical operations.

Timing and Synchronization:

The clk signal effectively drives the timing, ensuring that each operation is executed sequentially on each positive edge.

The ALU responds to each operation code (op) within one or two cycles, demonstrating efficient processing speed and synchronization.

#### Conclusion

Overall, the waveform results confirm that the ALU performs a wide range of operations with accuracy and efficiency. It correctly handles basic arithmetic, bitwise logic, rotation, population count, and complex arithmetic, demonstrating its versatility. Additionally, the timing alignment and quick response to clock edges indicate that the ALU is optimized for high-speed applications. This ALU design could be applied in embedded systems, signal processing, and other areas requiring multi-functional arithmetic and logical processing capabilities.

#### **Simulation Waveform**



Fig 4.1 Simulation Waveform

#### **Console Window**

```
ncsim> source /home/install/INCISIVE152/tools/inca/files/ncsimrc
ncsim> database -open waves -into waves.shm -default

Created default SHM database waves
ncsim> probe -create -shm ALU_Testbench.clk ALU_Testbench.complex_op ALU_Testbench.imag_a ALU_Testbench.imag_b ALU_Testbench.imag_out ALU_Te

Created probe 1

Created probe 1

Created probe 1

Created probe 1
 nesim> run
ncsim> run
Rotate Left Operation
in a= 12, shift= 2, out=
Rotate Right Operation
in a= 12, shift= 2, out=
                                                                       48 (expected: 48)
in_a= 12,
Modulo Operation
                                                                        3 (expected: 3)
                                                   3, out=
in_a= 10, in_a
Multiplication Operation
in_a= 4, in_b=
                       10, in_b=
                                                                                    1 (expected: 1)
                                                    5, out=
                                                                                    20 (expected: 20)
Division Operation
                        20, in_b=
                                                    4, out=
                                                                                    5 (expected: 5)
in_a=
NAND Operation
15, in_b=
in_a=
NOR Operation
12, in_b=
                                                                                     -9 (expected: 7)
                                                       8, out=
                                                        3, out=
                                                                                   -16 (expected: -16)
in_a=
XNOR Operation
5, in_b=
                                                                                     -1 (expected: -1)
                                                        5, out=
In_a= 5, in_b= 5, out= -1 (expected: -1)
Square Root Operation
in_a= 16, out= 4 (expected: 4)
Population Count Operation
in_a=10101010101010101010101010101010, popcnt=16 (expected: 16)
Complex Addition Operation
real_a= 5, inag_a= 3, real_b= 2, inag_b=
Complex Multiplication Operation
real_a= 1, inag_a= 1, real_b= 1, inag_b=
                                                                                               2, imag_b=
                                                                                                                                    real_out=
                                                                                                                                                                           7, imag_out=
                                                                                                                                                                                                                  7 (expected: 7, 7)
real a= 1, imag a= 1, real b=
Simulation complete via Sfinish(1) at time 120 NS + 0
./alu_tb.v:142 Sfinish;

    real_out=

                                                                                                                                                                           0, imag_out=
                                                                                                                                                                                                                  2 (expected: 0, 2)
  /alu_tb.v:142
nesim>
```

Fig 4.2 Console window

## Schematic diagram



Fig 4.3 Schematic

## 4.2 GENUS

Cadence Design Systems created Genus, a tool for digital synthesis and electronic design optimization. It is a component of the Cadence RTL-to-GDSII flow, which includes several integrated circuit design phases, such as:

**Synthesis:** Genus creates a gate-level netlist from Register Transfer Level (RTL) descriptions, which are typically authored in Verilog or VHDL. High-level design descriptions are converted into physically implementable logic gates using this method.

**Optimization:** To enhance the design's performance, power consumption, and area (PPA), Genus carries out a number of optimizations. This may involve methods like gate size, logic rearrangement, and retiming.

**Technology Mapping:** This ensures that the design can be produced using a given semiconductor process by mapping the generated netlist to a particular technology library.

**Design Rule Checking:** Genus also has tools to make sure the synthesized design complies with the target technology's particular design guidelines. Genus is renowned for its effectiveness and performance, providing sophisticated algorithms to manage intricate designs, which is especially advantageous for contemporary low-power and high-speed applications. For a smooth workflow from design to manufacture, the tool is frequently coupled with other Cadence products, such as Innovus for physical design.

## 4.2.1 Steps Involved in Genus

## 4.2.1.1 Design Entry

Enter the design's RTL description, which is usually written in Verilog or VHDL.

Use a constraint language like SDC (Synopsys Design restrictions) to specify design restrictions (such as time, area, and power needs).

#### **Commands**

- 1.  $read\_libs$  /home/install/FOUNDRY/digital/90nm/dig/lib/slow.lib  $\rightarrow$  Setting Library
- 2.  $read\_hdl pwm.v$  → Read Verilog code

- 3. elaborate → Elaborating blocks in Verilog file
- 4.  $read\_sdc\ pwm.sdc \rightarrow Read\ SDC\ file$

```
@genus:root: 4> read_sdc pwm.sdc
Warning: Unsupported SDC command option. [SDC-201] [set_input_delay]
           The set input delay command is not supported on ports which have a clock already defined 'port:pv
          : The current version does not support this SDC command option. However, future versions may be er
Warning : At least one of the specified ports is not valid for the given external delay. [TUI-253]
           Cannot specify an input delay on the following output ports:
         port:pwm/out
          : Use the 'external delay' command to specify and output delay on output ports or to specify an ing
alysis Guide' for detailed information.
Warning : At least one of the specified ports is not valid for the given external delay. [TUI-253]
            Cannot specify an output delay on the following input ports:
         port:pwm/clk
Warning : At least one of the specified ports is not valid for the given external delay. [TUI-253]
           Cannot specify an output delay on the following input ports:
         port:pwm/increase duty
Warning : At least one of the specified ports is not valid for the given external delay. [TUI-253] 
: Cannot specify an output delay on the following input ports:
         port:pwm/decrease duty
Statistics for commands executed by read sdc:
                                                    1 , failed 0 (runtime 0.00)
4 , failed 0 (runtime 0.00)
4 , failed 0 (runtime 0.00)
2 , failed 0 (runtime 0.00)
1 , failed 0 (runtime 0.00)
 "create_clock"
                                 - successful
 "get clocks"
                                 - successful
 "get_ports"
                                - successful
 "set_clock_transition"
 "set_clock_transition" - successful
"set_clock_uncertainty" - successful
 "set input delay" - successful
"set output delay" - successful
read_sdc completed in 00:00:00 (hh:mm:ss)
@genus:root: 5>
```

Fig 4.4 read\_sdc result

## 4.2.1.2 Library Setup

The technology library, which contains standard cells and their properties (power, area, and

timing), should be loaded.

Set up the target technology node with the relevant libraries.

#### **Commands**

- 1. set\_db syn\_generic\_effort medium
- 2. set\_db syn\_map\_effort medium
- 3. set\_db syn\_opt\_effort medium

## **4.2.1.3** Synthesis

1. Generic cell generation

Command: syn\_generic

| 00:00:06(00:05:06)   00:00:                                                                                                                        | 00(00:00:00)  <br>                                                           | 0.0(0.                                          | 0)   8                               | :26:46 (Nov<br>:26:48 (Nov | 03)   77     | 8.8 MB  <br>2.3 MB  <br>2.3 MB | PBS_Generic_Opt-Post  PBS_Generic_Opt-Post  PBS Generic-Postgen HBO Optimizations |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------|----------------------------|--------------|--------------------------------|-----------------------------------------------------------------------------------|
| Number of threads: 8 * 1 (i<br>Info: (*N*) indicates data th<br>Info: CPU time includes time<br>##>====== Cadenc<br>##>Main Thread Summary:<br>##> | d: pbs_debug, ti<br>at was populated<br>of parent + long<br>e Confidential ( | me_info v<br>from pre<br>est threa<br>Generic-L | 1.57)<br>viously s<br>d<br>ogical) = | aved time_i                | nfo datab    |                                | , as general roady in the optimizations                                           |
| ##>STEP                                                                                                                                            | Elapsed                                                                      | WNS                                             | TNS                                  | Insts                      | Area         | Memory                         |                                                                                   |
| ##><br>##>G:Initial                                                                                                                                | θ                                                                            |                                                 |                                      | 386                        | 3295         | 448                            |                                                                                   |
| ##>G:Setup                                                                                                                                         | Θ                                                                            |                                                 | -                                    | 300                        | 3293         | 440                            |                                                                                   |
| ##>G: Launch ST                                                                                                                                    | 9                                                                            | -                                               | _                                    | -                          | _            |                                |                                                                                   |
| ##>G:Design Partition                                                                                                                              | A                                                                            |                                                 | _                                    | _                          | _            | _                              |                                                                                   |
| ##>G:Create Partition Netlist                                                                                                                      |                                                                              |                                                 | _                                    |                            | _            | _                              |                                                                                   |
| ##>G:Init Power                                                                                                                                    | θ.                                                                           | -                                               | _                                    | _                          | _            | _                              |                                                                                   |
| ##>G:Budgeting                                                                                                                                     | A                                                                            | -                                               | _                                    | _                          | _            | _                              |                                                                                   |
| ##>G:Derenv-DB                                                                                                                                     | θ                                                                            | _                                               | _                                    | _                          | _            | _                              |                                                                                   |
| ##>G:Debug Outputs                                                                                                                                 | θ                                                                            | -                                               | -                                    | -                          | -            | -                              |                                                                                   |
| ##>G:ST loading                                                                                                                                    | θ                                                                            | -                                               | -                                    | _                          | -            |                                |                                                                                   |
| ##>G:Distributed                                                                                                                                   | θ                                                                            | -                                               | -                                    | -                          | -            | -                              |                                                                                   |
| ##>G:Timer                                                                                                                                         | θ                                                                            |                                                 | -                                    | -                          | -            | -                              |                                                                                   |
| ##>G:Assembly                                                                                                                                      | Θ                                                                            | -                                               | -                                    | -                          | -            | -                              |                                                                                   |
| ##>G:DFT                                                                                                                                           | θ                                                                            | -                                               | -                                    | -                          | -            | -                              |                                                                                   |
| ##>G:Const Prop                                                                                                                                    | θ                                                                            | -                                               | -                                    | 77                         | 827          | 772                            |                                                                                   |
| ##>G:Misc                                                                                                                                          | 2                                                                            |                                                 |                                      |                            |              |                                |                                                                                   |
| ##><br>##>Total Elapsed                                                                                                                            | 2                                                                            |                                                 |                                      |                            |              |                                |                                                                                   |
| ##>===================================                                                                                                             | [SYNTH-2]<br>pwm' to generic                                                 | gates.                                          |                                      | up.wns sna                 | pshot<br>gen |                                |                                                                                   |

Fig 4.5 syn\_generic result

## **4.2.1.4** Mapping

Command: syn\_map

```
Number of threads: 8 * 1 (id: pbs_debug, time_info v1.57)
Info: (*N*) indicates data that was populated from previously saved time_info database
Info: CPU time includes time of parent + longest thread
          ======= Cadence Confidential (Mapping-Logical) ===========
##>Main Thread Summary:
##>-----
                      Elapsed WNS TNS Insts Area Memory
##>STEP
                 ##>--
##>M:Initial
##>M:Pre Cleanup
##>M:Setup
##>M:Launch ST
##>M:Design Partition
##>M:Create Partition Netlists
##>M:Setup
##>M:Init Power
##>M:Budgeting
##>M:Derenv-DB
##>M:Debug Outputs
##>M:ST loading
##>M:Distributed
##>M:Timer
##>M:Assembly
##>M:DFT
##>M:DP Operations
##>M:Const Prop
##>M:Cleanup
##>M:Const Gate Removal
##>M:Misc
                                       Θ
##>----
##>Total Elapsed
Info : Done mapping. [SYNTH-5]
     : Done mapping 'pwm'.
flow.cputime flow.realtime timing.setup.tns timing.setup.wns snapshot
                                                                     syn map
@genus:root: 10>
```

Fig 4.6 syn\_map result

## 4.2.1.5 Optimization

Command: syn\_opt



Fig 4.7 syn\_opt result

## 4.2.2 Report Generation

## 4.2.2.1 Timing Report

Command: report\_timing > time.rep

```
| Cenerated by: Genus(TR) Synthesis Solution 21.14-s082_1
| Generated on: Oct 30 2024 02:09:25 and North Microsoft Control of the Control of Co
```

Fig 4.8 Timing report

## 4.2.2.2 Area Report

## Command: report\_area > area.rep

Fig 4.9 Area report

## 4.2.2.3 Power Report

Command: report\_power > pwr.rep

| Instance: /ALU  |              |             |             |             |         |
|-----------------|--------------|-------------|-------------|-------------|---------|
| Power Unit: W   |              |             |             |             |         |
| PDB Frames: /st | im#0/frame#0 |             |             |             |         |
|                 |              |             |             |             |         |
| Category        | Leakage      | Internal    | Switching   | Total       | Row%    |
|                 |              |             |             |             |         |
| memory          | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
| register        | 1.00863e-05  | 7.57529e-05 | 0.00000e+00 | 8.58391e-05 | 4.36%   |
| latch           | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
| logic           | 3.51751e-04  | 9.70004e-04 | 5.55849e-04 | 1.87760e-03 | 95.36%  |
| bbox            | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
| clock           | 0.00000e+00  | 0.00000e+00 | 5.61816e-06 | 5.61816e-06 | 0.29%   |
| pad             | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
| pm              | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
| Subtotal        | 3.61837e-04  | 1.04576e-03 | 5.61467e-04 | 1.96906e-03 | 100.01% |
| Percentage      | 18.38%       | 53.11%      | 28.51%      | 100.00%     | 100.00% |
|                 |              |             |             |             |         |

Fig 4.10 Power report

#### 4.2.2.4 Netlist Generation

A netlist is a file that shows the logical structure of an electronic circuit by listing all of its parts and connections. It is crucial at every level of electrical design automation (EDA) and lists every component (such as gates or transistors), their connections (nets), hierarchy, and characteristics. Netlists are written in forms like as Verilog (digital), SPICE (analog), and VHDL, and they can be gate-level, transistor-level, or RTL. Netlists are essential for converting high-level designs into layouts that can be manufactured and guaranteeing the functioning and consistency of the design. They are used in synthesis, simulation, physical design, and verification.

Command: write\_hdl > net.v

## 4.2.2.5 SDC generation

To specify precise timing, power, and space constraints for a single block inside a larger design, utilize a block SDC (Synopsys Design Constraints) file. In order to help EDA tools satisfy these requirements during synthesis and physical design, it contains clock definitions, input/output timing limitations, design rules (such as maximum fanout or capacitance), exceptions like false or multi-cycle pathways, and power limits. Targeted optimizations and improved design management are made possible using block SDC files, particularly in intricate or hierarchical projects.

Command: write\_sdc > block.sdc

## 4.3 INNOVUS

Cadence Design Systems created Innovus, a complete physical design tool. It is essential to the electronic design automation (EDA) process, especially during the back-end design stage, which converts the logical design—the netlist produced by RTL synthesis—into a fabricatable physical layout.

Among Innovus's primary attributes and functionalities are:

Place and Route (P&R): Innovus optimizes for area, timing, and power by automating the

placement of cells (standard cells, macros, etc.) and the routing of interconnects between them.

**Optimization:** For optimization jobs like these, the program uses sophisticated algorithms. Timing optimization makes ensuring signal pathways adhere to the necessary timing restrictions.

**Power Optimization:** Uses a variety of strategies, such as multi-threshold voltage (multi-Vt) and clock gating, to lower both dynamic and static power usage. Area optimization can save costs and increase production by minimizing the silicon area that the design uses.

**Design Rule Checking (DRC):** Innovus verifies that the design conforms with manufacturing requirements by comparing it to technology-specific rules.

**Physical Verification:** It offers features to confirm that the design complies with a number of physical requirements, such as electrical rule checks (ERC) and layout versus schematic(LVS) checks.

**Integration with Other products:** To provide a smooth transition from RTL design to manufacturing, Innovus is commonly used in combination with other Cadence products, such as Genus for RTL synthesis and the Cadence Allegro platform for packaging and PCB design.

**Support for Advanced Nodes**: Innovus is appropriate for contemporary chip designs that need low power consumption and good performance because it facilitates the design implementation of advanced technology nodes. In order to provide robustness and dependability, multi-corner and multi-mode analysis enables designers to assess and optimize devices across many operating situations and modes.

## 4.3.1 Results of Innovus

## 4.3.1.1 Placement of VDD and VSS



Fig 4.11 Vdd-Vss Rings and Strips placement

#### 4.3.1.2 Pre - Place



Fig 4.12 Pre-placement timing report

#### 4.3.1.3 Pre - CTS

Setup:-



Fig 4.13 Pre-CTS timing report (setup)

Hold:-

```
timeDesign Summary
Hold views included:
BESTCASE
                  | all | reg2reg | default
     Hold mode
          WNS (ns): | 0.010 |
                             0.010
                                       0.000
          TNS (ns): | 0.000 |
                               0.000
                                        0.000
    Violating Paths:|
                      0
                               0
                                         0
         All Paths:
                               23
                      23
Density: 71.754%
```

Fig 4.14 Pre-CTS timing report (hold)

## 4.3.1.4 Clock Tree Debugger



Fig 4.15 Clock-tree Diagram

## 4.3.1.5 Post - CTS

Setup:-



Fig 4.16 Post-CTS timing report (set)

Hold:-



Fig 4.17 Post-CTS timing report (hold)

## **4.3.1.6** Post Route

Setup:-



Fig 4.18 Post-Route timing report (setup)

Hold:-



Fig 4.19 Post-Route timing report (hold)

## 4.3.1.7 Debug Timing Report

#### Setup:-



Fig 4.20 Timing Debug Window (setup)

#### Hold:-



Fig 4.21 Timing Debug Window (hold)

## 4.3.1.8 Layout



Fig 4.22 Layout

## 4.3.1.9 GDS file



Fig 4.23 Snippet of GDS file

#### **CHAPTER-5**

## 5.1 CONCLUSION

This mini-project demonstrates a custom-designed Arithmetic Logic Unit (ALU) implemented in Verilog, which is capable of performing a broad spectrum of operations that go beyond basic arithmetic and logic. By incorporating modules for rotation, population count, modulo, multiplication, division, and various logic operations (NAND, NOR, XNOR), this ALU supports an array of functionalities often seen in more advanced computational systems. Additionally, its capability to handle complex arithmetic — with distinct inputs for real and imaginary components — illustrates its suitability for applications that demand processing of complex numbers, such as signal processing and digital communications.

The modular approach in this design enables clear, isolated functionalities for each operation, making it easier to debug, modify, and extend. Such modularity is essential in digital systems, as it facilitates component reuse in larger projects and improves scalability for future enhancements. For instance, by adjusting the ALU operation selector, new functions or modules could be added to expand its functionality without overhauling the entire design.

This project serves as a practical exploration of the principles behind ALU design, emphasizing the efficiency and adaptability of hardware solutions for parallel and high-speed computations. With its wide-ranging operations, this ALU has applications in embedded systems, processors, and digital signal processing systems, where specialized hardware can significantly boost performance. This mini-project thus not only provides foundational experience in digital design but also highlights the impact that efficient hardware architecture can have on modern computational tasks, especially in fields where real-time processing is crucial.

Provides a robust, efficient, and modular hardware design capable of handling a range of arithmetic and logical operations. Its efficiency lies in the parallelism that hardware modules offer, as each operation module functions independently, allowing simultaneous execution of tasks. This modular structure enhances performance and enables better power management, making it suitable for embedded systems, digital signal processing, and real-time applications where computational speed and efficiency are paramount.

The ALU's broad applicability across different domains, including signal processing, image processing, encryption, and scientific computation, highlights its versatility. For instance, the complex arithmetic modules can be beneficial in fields that require complex number manipulations, such as telecommunications and radar systems, while bitwise operations like population count and shift are crucial for tasks involving data compression and error correction. Furthermore,

the ALU's ability to perform advanced operations like square roots and modulo provides a foundation for more sophisticated computations within a compact digital circuit.

Looking forward, this design has significant scope for expansion. Future work could integrate additional functionalities, such as floating-point arithmetic, advanced trigonometric functions, or vector processing capabilities. Additionally, optimizing for lower power consumption and higher clock speeds could make the ALU suitable for more demanding applications like AI accelerators or graphics processing units (GPUs). By continuing to develop this design, it can evolve into a more complex, multi-functional ALU capable of addressing the growing computational needs of modern digital systems. This project not only enhances understanding of ALU architecture but also offers practical insights into designing efficient hardware for high-performance applications.

## **5.2** Social And Environmental Impacts

By improving the functionality and efficiency of numerous digital systems, this multipurpose Arithmetic Logic Unit (ALU) design can have a substantial social and environmental impact. Socially, the ALU's adaptable features can help healthcare technology by facilitating quicker and more precise data processing in equipment like heart monitors and MRI scanners, which could result in better patient care and diagnosis. Furthermore, by incorporating high-performance computing into reasonably priced teaching resources, STEM courses may become more accessible through interactive simulations and instructional aids.

By combining several operations into a single unit, this ALU architecture eliminates the need for additional hardware and overall power consumption, hence promoting energy efficiency and environmental sustainability. Large-scale applications like data centers benefit greatly from such efficiency, which also help to reduce carbon emissions. Additionally, by increasing processing power and lowering the need for frequent hardware changes, the ALU's architecture helps prolong the life of devices and reduce electronic waste. This ALU design can contribute to green technologies like solar inverters and electric car systems, promoting energy-efficient applications across industries and fostering sustainable tech development.

## 5.3 SDG Levels

On many levels, this ALU initiative supports the Sustainable Development Goals (SDGs) of the UN, particularly SDGs 4 (Quality Education), 7 (Affordable and Clean Energy), and 9 (Industry, Innovation, and Infrastructure). This project's potential to advance sustainable technical developments across multiple industries, enhance educational access, and encourage energy efficiency is highlighted at the SDG level. Building a robust and inclusive future and promoting sustainable development depend on their efforts.

- SDG 9: Infrastructure, Industry, and Innovation Building robust infrastructure, encouraging inclusive industrialization, and stimulating innovation are the main objectives of this goal. The ALU project makes a contribution by promoting the development of telecommunications infrastructure, improving the effectiveness of healthcare technologies, and developing digital and embedded systems. These advancements have the potential to spur innovation and increase the efficiency and accessibility of technology, both of which are critical for industrial and economic expansion.
- SDG 4-Quality Education: This ALU architecture has the potential to support inclusive and egalitarian education by making high-performance, reasonably priced computational tools possible. Students can access cutting-edge learning platforms that boost STEM education, particularly in impoverished regions, with improved educational resources.
- SDG 7: Affordable and Clean Energy: This ALU project's energy-efficient design makes it appropriate for low-power green technology applications, such as electric car control and renewable energy systems. In order to promote sustainable energy access and lessen its impact on the environment, the ALU project encourages energy-efficient solutions and aids in the shift to more cheap and environmentally friendly energy sources.

#### **REFERENCES**

- [1] Saravanan, K., & Mohankumar, N. (2019). "Design of Logically Obfuscated n-bit ALU for Enhanced Security." 2019 3rd International Conference on Electronics, Communication, and Aerospace Technology (ICECA). IEEE.
- [2] Ajay Suresh, M.S., Satyanarayana, A., & Prasanthi, R. (2021). "Speed Efficient VLSI Architecture of Logically Obfuscated n-bit ALU for Enhanced Security." International Journal of Research and Analytical Reviews, Vol. 8, Issue 3, pp. 294-299.
- [3] Gupta, V., & Roy, R. (2021). "Hardware Obfuscation Techniques for ALU to Enhance Security Against Hardware Trojans." 2021 IEEE Computer Society Annual Symposium on VLSI (ISVLSI). IEEE.
- [4] Sun, Y., Jiang, B., Wang, Z., & Ding, L. (2020). "Lightweight Logic Locking for Secure ALU Design." 2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS). IEEE.
- [5] Wei, T., Chen, Y., & Liu, X. (2022). "Secure ALU Design Using Logic Encryption for Internet of Things Applications." IEEE Transactions on Emerging Topics in Computing.
- [6] Ahmad, Z., & Li, F. (2022). "A Survey on Logic Locking Techniques for Hardware Security." IEEE Access, vol. 10, pp.
- [7] Kumar, A., & Bajaj, K. (2021). "Efficient Security-Enhanced ALU Using Logic Obfuscation and Clock Gating." 2021 IEEE International Symposium on Smart Electronic Systems (iSES). IEEE.
- [8] Shao, J., & Luo, Z. (2023). "Logic Obfuscation for ALU Security Against Reverse Engineering." IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
- [9] Singh, D., & Prasad, V. (2020). "Enhanced Security and Efficiency in ALU Design Using Partial Logic Obfuscation." 2020 IEEE International Conference on VLSI Design and Test (VDAT). IEEE.
- [10] Wang, Q., Zhao, H., & Huang, C. (2021). "Novel Obfuscation Techniques for ALUs in Cryptographic Applications." IEEE Transactions on Information Forensics and Security, vol. 16, pp.

## Roles and Responsibilities: -

| Contribution                           | Harshith<br>Gowda B V | Harshitha S | Keerthana S |
|----------------------------------------|-----------------------|-------------|-------------|
| Literature Survey                      | ✓                     | ✓           | ✓           |
| Title and abstract                     | ✓                     |             |             |
| <b>Design Flow</b>                     | ✓                     | ✓           | ✓           |
| RTL<br>Implementation                  | ✓                     | ✓           |             |
| Simulation Result                      |                       | ✓           | ✓           |
| GENUS - Design synthesis               | ✓                     |             | ✓           |
| INNOVUS -<br>Physical design           | ✓                     | ✓           | ✓           |
| Conclusion                             | ✓                     |             |             |
| Societal and<br>Environment<br>impacts |                       | ✓           | <b>✓</b>    |
| Report writing                         |                       | <b>✓</b>    | ✓           |

## Report DVLSI MINI\_merged.pdf

## **ORIGINALITY REPORT** % SIMILARITY INDEX **INTERNET SOURCES PUBLICATIONS** STUDENT PAPERS **PRIMARY SOURCES** www.coursehero.com Internet Source Junjie Li, Meng Ge, Longbiao Wang, Jianwu Dang. "Deep Multi-task Cascaded Acoustic Echo Cancellation and Noise Suppression", 2022 13th International Symposium on Chinese Spoken Language Processing (ISCSLP), 2022 **Publication** blog.csdn.net Internet Source indico.cern.ch Internet Source Saumyendra Sengupta, Carl Phillip Korobkin. 5 "C++", Springer Science and Business Media LLC, 1994 **Publication**

(2-22-15) http://129.237.125.27/publications/documents/Deavou 41420-26.pdf

Internet Source

| 7  | www.bartleby.com Internet Source                                                                                                                                                                                  | <1% |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 8  | www.mdpi.com Internet Source                                                                                                                                                                                      | <1% |
| 9  | C. M. Tsui, Aaron Y. K. Yan, H. W. Lai. "Speeding Up Monte Carlo Computations by Parallel Processing Using a GPU for Uncertainty Evaluation in accordance with GUM Supplement 2", NCSLI Measure, 2020 Publication | <1% |
| 10 | Verma, Richa. "Switching Rate Activity<br>Monitoring at RTL and Synthesis Level for<br>Circuit Integrity", The Ohio State University,<br>2023<br>Publication                                                      | <1% |
| 11 | Developments in Reliable Computing, 1999.  Publication                                                                                                                                                            | <1% |
| 12 | hal.inria.fr<br>Internet Source                                                                                                                                                                                   | <1% |
| 13 | patentimages.storage.googleapis.com Internet Source                                                                                                                                                               | <1% |
| 14 | cseweb.ucsd.edu Internet Source                                                                                                                                                                                   | <1% |
| 15 | hdl.handle.net Internet Source                                                                                                                                                                                    | <1% |

17

M.B. Tahoori, J. Huang, M. Momenzadeh, F. Lombardi. "Testing of Quantum Cellular Automata", IEEE Transactions On Nanotechnology, 2004

**Publication** 

Exclude quotes

Exclude matches

< 3 words

Exclude bibliography On