### CS211 Computer Architecture II

Assigned 22/09/2022

### Pipeline and CPU Cache Homework #1

Due 23:59:59 08/10/2022

https://toast-lab.sist.shanghaitech.edu.cn/courses/CS211@ShanghaiTech/Fall-2022/

The homework is intended to help you learn the material, and we encourage you to collaborate with other students and to ask questions in discussion sections and office hours to understand the problems. However, each student must turn in their own solution to the problems.

The homework also provides essential background material for the mid-term and final exams. It will be graded primarily on an effort basis, but if you do not work through it, you are unlikely to succeed on the mid-term and final exams! We will distribute solutions to homework assignment. Note that each homework assignment is due at its respective due time, and all assignments are to be submitted in English. However, late submissions will NOT be accepted, except for extreme circumstances and/or with prior arrangement.

### **Problem 1: Pipeline and Hazards**

In this problem, your task is to go through following problems to understand pipeline and hazards.

### Problem 1.1 Pipeline and Hazards

Let us begin by considering the following assembly code:

```
Loop: addi x12, x12, 4 ; x12=x12+4 ld x11,0(x12) ; load x11 from address 0+x12 sub x14, x13, x12 ; x14=x13-x12 x14=x11+4 bnez x14, Loop ; branch to Loop if x14 != 0 sd x11,0(x12) ; store x11 at address 0+x12
```

Assume that the initial value of  $\times 13$  is  $\times 12 + 12$ .

**1.1.a.** (0.5 point) Data hazards are caused by data dependencies in the code. Whether a dependency causes a hazard depends on the machine implementation (i.e., number of pipeline stages). List all of the data dependences in the code above. Record the register, source instruction, and destination instruction; for example, "there is a data dependency for register x11 from the ld to the addi."

Solution: there is a data dependency:

for register X12 from the ld to the [addi X12, X12, 4]

for register X12 from the sub to the [addi X12, X12, 4]

for register X11 from the [addi X11, X11, 4] to the ld

for register X14 from the bnez to the sub

for register X12 from the sd to the [addi X12, X12, 4]

for register X11 from the sd to the [addi X11, X11, 4]

for register X11 from the sd to the sub

**1.1.b.** (1 point) Show the timing of this instruction sequence for the 5-stage RISC pipeline without any forwarding or bypassing hardware but assuming that a register read and write in the same clock cycle "forwards" through the register file. Fill the following pipeline chart (F: instruction fetch; D: instruction decode; X: execution; M: memory access; W: writeback) and add more rows and/or columns if necessary. Assume that the branch is handled by *flushing the pipeline*. If all memory references take 1 cycle, how many cycles does this loop take to execute? You can draw a table by yourself if needed.

| addi x12,x12,4 | F | D | X | M | W |  |  |  |  |
|----------------|---|---|---|---|---|--|--|--|--|
| ld x11,0(x12)  |   | F |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |

# The loop will excute 3 times. 39 cycles

|                           | 1 | 1 : | 2 | 3 | 4 | 5 | 6 | 6 | 8 | 3 | 10 | 1: | 1 1 | 2 13 | 3 1 | 4 15 | 5 1 | 6 1 | 7 1 | 18 19 | 9 2 | 0 2 | 1 2 | 2 2 | 3 2 | 4 2 | 5 2 | 6 2 | 7 2 | 8   | 29  | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
|---------------------------|---|-----|---|---|---|---|---|---|---|---|----|----|-----|------|-----|------|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| addi x12, x12, 4          | F | D   | X | N | M | W |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   | S   | S | F |   | D | X | M | W |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| sub x14, x13, x12         |   |     |   |   |   | F | D | X | M | W |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| addi x11, x11, 4          |   |     |   |   |   |   | S | F | D | X | M  | W  |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| bnez x14, Loop            |   |     |   |   |   |   |   |   | F | D | X  | M  | W   |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| sd, x11, 0(x12) (FLASHED) |   |     |   |   |   |   |   |   |   | F | D  | X  | M   | W    |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| addi x12, x12, 4          |   |     |   |   |   |   |   |   |   |   | S  | S  | S   | F    | D   | X    | M   | 1 W |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   |     |   |   |   |   |   |   |   |   |    |    |     |      | S   | S    | F   | D   | X   | M     | W   | /   |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| sub x14, x13, x12         |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     | F   | D   | X     | M   | 1 W |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| addi x11, x11, 4          |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     | S   | F     | D   | X   | M   | W   |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| bnez x14, Loop            |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       | F   | D   | X   | M   | W   |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| sd, x11, 0(x12) (FLASHED) |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     | F   | D   | X   | M   | W   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
| addi x12, x12, 4          |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     | S   | S   | S   | F   | D   | X   | N   | ١ ١ | W   |    |    |    |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     | S   | S   | F   | I   | D I | X  | M  | W  |    |    |    |    |    |    |    |
| sub x14, x13, x12         |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     | -   | F   | D  | X  | M  | W  |    |    |    |    |    |    |
| addi x11, x11, 4          |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     | S  | F  | D  | X  | M  | W  |    |    |    |    |
| bnez x14, Loop            |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    | F  | D  | X  | M  | W  |    |    |    |
| sd x11, 0(x12) (FLASHED)  |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    | F  | D  | X  | M  | W  |    |    |
| sd x11, 0(x12)            |   |     |   |   |   |   |   |   |   |   |    |    |     |      |     |      |     |     |     |       |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    | S  | F  | D  | X  | M  | W  |

**1.1.c.** (1 point) Show the timing of this instruction sequence for the 5-stage RISC pipeline with full forwarding and bypassing hardware. Fill the pipeline timing chart below. Assume that the branch is handled by predicting it *as taken* and is determined after decode. If all memory references take 1 cycle, how many cycles does this loop take to execute?

| addi x12,x12,4 | F | D | X | M | W |  |  |  |  |
|----------------|---|---|---|---|---|--|--|--|--|
| ld x11,0(x12)  |   | F |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |
|                |   |   |   |   |   |  |  |  |  |

# The loop will excute 3 times, 24 cycles

| 0.0                       | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 |
|---------------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| addi x12, x12, 4          | F | D | X | M | W |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   | F | D | X | M | W |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| sub x14, x13, x12         |   |   | F | D | X | M | W |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| addi x11, x11, 4          |   |   |   | F | D | X | M | W |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| bnez x14, Loop            |   |   |   |   | F | D | X | M | W |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| addi x12, x12, 4          |   |   |   |   |   | S | F | D | X | M  | W  |    |    |    |    |    |    |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   |   |   |   |   |   |   | F | D | X  | M  | W  |    |    |    |    |    |    |    |    |    |    |    |    |
| sub x14, x13, x12         |   |   |   |   |   |   |   |   | F | D  | X  | M  | W  |    |    |    |    |    |    |    |    |    |    |    |
| addi x11, x11, 4          |   |   |   |   |   |   |   |   |   | F  | D  | X  | M  | W  |    |    |    |    |    |    |    |    |    |    |
| bnez x14, Loop            |   |   |   |   |   |   |   |   |   |    | F  | D  | X  | M  | W  |    |    |    |    |    |    |    |    |    |
| addi x12, x12, 4          |   |   |   |   |   |   |   |   |   |    |    | S  | F  | D  | X  | M  | W  |    |    |    |    |    |    |    |
| ld x11, 0(x12)            |   |   |   |   |   |   |   |   |   |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |    |    |
| sub x14, x13, x12         |   |   |   |   |   |   |   |   |   |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |    |
| addi x11, x11, 4          |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |    |
| bnez x14, Loop            |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    | F  | D  | X  | M  | W  |    |    |    |
| addi x12, x12, 4 (flashed | ) |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    | S  | F  | D  | X  | M  | W  |    |
| sd x11, 0(x12)            |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    | F  | D  | X  | M  | W  |

# Problem 2: Cache (2.5 points)

Suppose that your friend Li Hua has got a new processor with an 8-line data cache as shown below. Each cache line has 64 bytes and memory addresses are 16 bits with byte-addressable memory.

| Tags | Data |
|------|------|
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |
|      |      |

## **Problem 2.1 (1.25 Points)**

If the cache is a direct-mapped cache, divide 16 bits of a memory address for tag, index, and offset.

tag: 7 bits index: 3 bits

tag index offset

offset 6 bits

Suppose the processor accesses the following data addresses starting with an empty cache: 0x0F28, 0x0127, 0x0F28, 0x7A0D, 0x0F28, 0x1935, 0x2468, 0x3721, 0x9527, 0x0127 What would the cache tags look like after accessing this sequence of data? Do list all the changes. How many hits and misses would be?

|       | )   | ۷    | <b>∋</b> Ta | gs 4 | 5    | 6    | 7    | 8    | 9    | 10   |
|-------|-----|------|-------------|------|------|------|------|------|------|------|
| 0     |     |      |             | Ox3D | DX3D | OX3D | DX3D | Ok3D | 0x3D | 0x30 |
| 1     |     |      |             |      |      |      | 0xIZ | 0212 | 0×17 | OXIZ |
| 2     |     |      |             |      |      |      |      |      |      |      |
| 13456 |     |      |             |      |      |      |      |      |      | _    |
| 4     | 0×7 | 0x0  | 0x7         | ΟX7  | 0×7  | 0xc  | DXC  | OXIB | 0x4A | 0x0  |
| 5     |     |      |             |      |      |      |      |      |      |      |
| 6     |     |      |             |      | L.   |      |      |      |      |      |
| 7     |     |      |             |      |      |      |      |      |      |      |
|       | W   | W    | W           | ' M  | H    | M    | W    | Μ    | M    | M    |
|       | h   | its: |             | 1    |      |      |      |      |      |      |
|       | m   | ìsse | s :         | 9    |      |      |      |      |      |      |
|       |     |      |             |      |      |      |      |      |      |      |

| 0x0F28   | 0×7          | 0×4   |
|----------|--------------|-------|
| 0×0127   | <i>0</i> × 0 | 0×4   |
| 0×0F28   | 0×7          | 0×4   |
| 0×7AOD   | 0x30         | 0 × 0 |
| 0 x 0F28 | 0×7          | 0 × 4 |
| 0x 1935  | 0×C          | 0×4   |
| 0x 2468  | 0×12         | DX    |
| 0x3721   | O×1B         | 0×4   |
| 0×9527   | 0×4A         | 0× 4  |

8 2 6

### Problem 2.2 (1 Point)

@10

Suppose Li Hua reconfigures the data cache into a 2-way set-associative cache and employs the NMRU replacement policy. Given the same sequence of memory addresses in Problem 2.1, what would be the cache tags look like after accessing? Still assume the cache is initially empty and list all the changes. How many cache hits and misses now?



| 0×0F28  | OXF  | OXD                              |
|---------|------|----------------------------------|
| 0×0127  | 0×1  | $D \times D$                     |
| 0×0F28  | OXF  | $0 \times 0$                     |
| O×7AOD  | Ox7A | 0×0                              |
| 0×0F28  | OXF  | $O \times D$                     |
| 0× 1935 | DXI9 | 0×0                              |
| 0×2468  | 0x24 | OXI                              |
| 0×3721  | Dx3  | 0×0                              |
| 0×9527  | 0×95 | $O \times D$                     |
| 0× 0127 | 0×1  | $\mathcal{O} \times \mathcal{O}$ |

#### Problem 2.3 (0.25 Points)

Suppose that the data cache has an access time of one CPU cycle, a hit rate of 60% on one of your programs, and a miss penalty to memory of forty cycles. What is the average memory access time?