## University of California, Los Angeles

## M152A Lab3

# Designing a Stopwatch

Group Members: Chengyu Wang Simeng Pang Yaowei Guo

*TA:* Jia Guo

 $July\ 10,\ 2017$ 

### Introduction

This lab is to design a stopwatch on the FPGA. The stopwatch display contains two parts: minutes and seconds. Minutes count from 0 to 59 and seconds count from 0 to 59. The display of the four digits is based on seven segment display. There are 4 buttons to control the clock:

- Reset:Force the clock to return to initial state 00:00
- Pause: Pause the clock counter when the button is pressed, and continue the counter if the pause button is pressed again.
- **ADJ**:When the ADJ input is set to 1, the clock is in adjustment mode. During this mode, normal increments of the clock is halted. Instead, the selected portion of the clock is incremented at 2HZ(twice the original speed) and the selected digits will be blinking.

| ADJ | Action                                          |
|-----|-------------------------------------------------|
| 0   | Stopwatch behaves normally                      |
| 1   | Stopwatch stops and 'Selected' increases at 2Hz |

• **SEL**:SEL is used to select which portion is incremented in adjustment mode.

| SEL | Selected |
|-----|----------|
| 0   | Minutes  |
| 1   | Seconds  |
|     |          |

## Design

We have 5 modules that implement the entire design.

#### clock\_divider

clock\_div is the module to produce 4 clock signals of different frequencies.

• 1HZ: The clock for normal increments of seconds.

- **2HZ**: The clock for the adjustment mode.
- **5HZ**: The clock for the blinking of the digits in the adjustment mode.
- **500HZ**: The clock for multiplexing changes to seven segment display. The anode cycles through the 4 digits and displays 1 of them every 1/500th of a second. Since the clock is really fast, human eyes can not detect the transition and can see all four digits.

This module has the master clock signal (100MHZ) and reset as the input. We use four 32-bit registers as counters to calculate the signal. The code goes as follows (just shows how to produce 1HZ snippet):

```
[31:0] one_counter = 32'b0;
           two_counter = 32'b0;
fh_counter = 32'b0;
    [31:0]
reg
    [31:0]
    [31:0] five_counter = 32'b0;
always @ (posedge(clk) or posedge(rst)) begin
    if(rst) begin
         one_counter <= 32'b0;
         one <= 1'b0;
    else if(one_counter == 50000000 -1) begin
                                                      //1 Hz
         one counter <= 32'b0;
         one <= ~one;
    else begin
         one_counter <= one_counter + 32'b1;</pre>
end
```

Every 10000000(50000000\*2) times, the signal changes from 0 to 1, thus generating the 1HZ signal.

#### counter

This module is used to count the seconds and minutes. We use four 4-bit registers to record the changes of 4 digits(labeled as min1, min0, sec1, sec0). This module is implemented in 4 steps:

- The first step is to choose the correct clock signal. This module takes adj as input to judge whether the watch is in adjustment mode. If adj is 1, we choose 2HZ clock; else, we choose the normal 1HZ clock.
- The second step is to judge whether the watch is paused. If the watch is paused, no increments will happen.

- When the clock is not in adjustment mode and is not paused, the counter begins to work normally. There are several special cases to consider.
  - If sec0 is 9 and sec1 is not 5, sec0 will be reset to 0 and sec1 increments by 1.
  - If sec0 is 9 and sec1 is 5, we overflow into minutes sections and reset both sec0 and sec1 to 0.
  - If min0 is 9 and min0 is not 5, min0 will be reset to 0 and min1 increments by 1.
  - If min0 is 9 and min1 is 5, both min0 and min1 will be reset to 0.

Notice that the minute section increments only happen when seconds count up to 59.

• When the clock is in adjustment mode and not paused, we first use the input sel to find which portion will incremented. The edge cases are almost the same as the non-adjustment-mode ones. But this time we only need to take care of the selected digits. For example, when the clock shows 59:59 and the second digits are selected, the clock will become 59:00 instead of 00:00. No changes are made to minute digits.

#### debouncer

The buttons (reset and pause) need to be debounced because the unstable contact in FGPA board will bring some noise before a stable state. In order to obtain a stable state, a debouncer is needed to return a valid state of the button.

In this module, we take a 500HZ clock signal and the button signal as input. We create a 2-bit counter. If the button signal is 1, then the counter will increment by 1 on every rising edge of the clock. Once the counter reaches its maximum, it will output a valid state of the button.

#### seven\_segment

This module takes the binary representation of the digit(4-bit register) as input and outputs the 8-digit seven segment display.

#### stop\_watch

This is the top module of our design. This module can be divided into these steps:

- Use the debouncer to get stable state of the reset and pause buttons.
- Use clock\_divider to generate four clock signals for later use.
- Use the counter to count the seconds and minutes.
- Use seven\_segment to get the seven segment version of the digits.
- The last step is to control the final display of the four digits.
  - First we need to control the anode of the seven segment display. Since there are 4 digits in total, we use a 2-bit register to select the digit. This register increments from 0 to 3; once it hits 3, it will be reset to 0. The anode varies from 0111 to 1110 in this process(from min1 to sec0).
  - Then we need to determine whether the clock is in adjustment mode and needs blinking. If adjust is set on, we need to buffer the clock display will blank with the blinking clock so that the selected fields will turn on and off at a blinking rate of 5HZ.

This top module has two outputs: display and anode. Display is the seven segment of the digit chosen by anode, and anode itself is also needed for UCF file.



Figure 1: Overall design diagram of stop watch