Ain Shams University, Faculty of Engineering, Computer and Systems Engineering



# Digital Design and Verification For SerDes System

# **Team members**

Hassan Khaled Hassan
Abdelmagid Mohamed Abdelmagid
Alaa Salah Abd-Elfattah

# **Under Supervision of:**

Dr. Ahmed M. Zaki

Associate professor, Ain-shams University, Egypt

# **Sponsored By:**



(https://ic-pedia.com)



# Contents

| GitHub Repo                               | 7  |
|-------------------------------------------|----|
| Introduction                              | 9  |
| Universal Serial Bus (USB)                | 10 |
| USB PHY with PIPE Schematic               | 11 |
| Physical Interface PCIE and USB(PIPE)     | 12 |
| Physical Layer (PHY)                      |    |
| PHY Synthesis                             | 14 |
| Physical Coding SubLayer (PCS) Synthesis  | 15 |
| PCS TX:                                   | 16 |
| PCS RX                                    | 16 |
| Physical Media Attachment (PMA) Synthesis | 17 |
| PMA TX                                    | 18 |
| PMA RX Synthesis                          | 19 |
| Common Block                              | 20 |
| Transmitter Blocks                        | 23 |
| PCS TX                                    | 24 |
| Gasket TX:                                | 24 |
| Line 8b/10b Encoding                      | 25 |
| PMA TX                                    | 31 |
| Parallel to serial:                       | 31 |
| Receiver Blocks                           | 32 |
| PCS RX                                    | 33 |
| Elastic Buffer:                           | 33 |
| Receiver Status:                          | 39 |
| Comma Detection:                          | 40 |
| PMA RX                                    | 41 |
| Serial To parallel                        | 41 |
| Decoder                                   | 42 |
| Gasket Rx:                                | 43 |
|                                           |    |

| CDR                                                              | 44 |
|------------------------------------------------------------------|----|
| Phase Mixer                                                      | 46 |
| Simulink model for Phase Mixer                                   | 47 |
| PHY Verification                                                 | 53 |
| Test Strategy                                                    | 57 |
| Waveform                                                         | 62 |
| Generated Clocks periods based on the Data width Used            | 62 |
| Gasket block dividing Data based on the Bus width                | 63 |
| Encoder block Encoded Data based on the disparity                | 64 |
| PMA_TX P2S serializes the symbolled data                         | 65 |
| PMA_RX S2P deserializes the symbolled data                       | 65 |
| Elastic Buffer Storing The Data                                  | 66 |
| Decoding the symbol encoded data into the original Data          | 66 |
| Rx_Gasket Collecting the data to Rx output                       | 67 |
| Elastic Buffer Underflow                                         | 67 |
| Elastic Buffer Overflow                                          | 68 |
| Elastic Buffer (Threshold Monitor) Add Request – Delete Requests | 68 |
| Decoding Error                                                   | 69 |
| Decoder Disparity Error                                          | 69 |
| Decoding Error - Rx_status                                       | 70 |
| Disparity Error - Rx_status.                                     | 70 |
| Underflow- Rx_status.                                            | 71 |
| Data is OK- Rx_status                                            | 71 |
| CLK Periods                                                      | 72 |
| TX Verification                                                  | 74 |
| TX Test Strategy                                                 | 74 |
| Features:                                                        | 75 |
| References                                                       | 85 |

# Table of Figures

| Figure 1 Superspeed partitions                          | 11 |
|---------------------------------------------------------|----|
| Figure 2 PIPE interface between PHY and MAC             | 12 |
| Figure 3 Top view Schematic                             | 13 |
| Figure 4 PHY top                                        | 14 |
| Figure 5 PHY TX, PHY RX                                 | 14 |
| Figure 6 PCS Top                                        | 15 |
| Figure 7 PCS TX, PCS RX                                 | 15 |
| Figure 8 PCS TX                                         | 16 |
| Figure 9 PCS RX                                         | 16 |
| Figure 10 PMA Top                                       | 17 |
| Figure 11 PMA TX, PMA RX.                               | 17 |
| Figure 12 PMA TX                                        | 18 |
| Figure 13 PMA RX                                        | 19 |
| Figure 14 Common Block                                  | 21 |
| Figure 15 inside Common block                           | 22 |
| Figure 16 Transmitter Blocks                            | 23 |
| Figure 17 Gasket Tx                                     | 24 |
| Figure 18 example1 of encoding,decoding                 | 25 |
| Figure 19 MAC layer letter notation with encode, decode | 26 |
| Figure 20 sample of encoded data and special character  | 27 |
| Figure 21 code mapping.                                 | 28 |
| Figure 22 line encoding.                                | 30 |
| Figure 23 parallel to serial                            | 31 |
| Figure 24 Receiver Blocks                               | 32 |
| Figure 25 elastic buffer                                | 35 |
| Figure 26 elastic buffer synchronous unit               | 36 |
| Figure 27 flow chart for SKP Handling                   | 36 |
| Figure 28 elastic buffer synthesis                      | 37 |
| Figure 29 Reciever Status Synthesis                     | 39 |
| Figure 30 Comma detection Synthesis.                    | 40 |
|                                                         |    |

| Figure 31 Phase Mixer models             | 47 |
|------------------------------------------|----|
| Figure 32 UVM Structure                  | 53 |
| Figure 33 UVM Phases                     | 54 |
| Figure 34 Width = 32 bit clock generated | 62 |
| Figure 35 Width = 16 bit clock generated | 62 |
| Figure 36 Width = 8 bit clock generated  | 63 |
| Figure 37 balance between 0's and 1's    | 64 |



#### **ABSTRACT**

This document is the graduation project report prepared by senior year's students in Computer and System department of Faculty of Engineering Ain Shams to discuss the USB (universal serial bus) Superspeed also known as USB 3.0, it introduces significantly higher data transfer rates and enhanced capabilities compared to its predecessors. The USB SuperSpeed standard employs advanced serializer and descrializer (SerDes) technologies to enable faster communication between USB devices and hosts.

Serializer and deserializer components play a crucial role in USB SuperSpeed by converting parallel data into serial data during transmission and vice versa during reception. This enables efficient utilization of the available bandwidth and facilitates high-speed data transfer rates.

This document also features Functional verification for USB chip to chip layer using SV(system verilog) and UVM (Universal Verification Methodology) with its phases, hierarchy and components to verify the modules and the functionalities implemented.

# Introduction

A Serializer/Deserializer (SerDes) is a pair of functional blocks commonly used in high-speed communications to compensate for limited input/output. These blocks convert data between serial data and parallel interfaces in each direction. The term "SerDes" generically refers to interfaces used in various technologies and applications. The primary use of SerDes is to provide data transmission over a single line or a differential pair to minimize the number of I/O pins and interconnects. The basic SerDes function is made up of two functional blocks: the Parallel In Serial Out (PISO) block (aka Parallel-to-Serial converter) and the Serial In Parallel Out (SIPO) block (aka Serial-to-Parallel converter). There are 4 different SerDes architectures: (1) Parallel clock SerDes, (2) Embedded clock SerDes, (3) 8b/10b SerDes, (4) Bit interleaved SerDes.

# Universal Serial Bus (USB)

The PHY interface for USB SuperSpeed Architecture has passed with many versions till reaching the current version

The document traces the revision history of a USB specification, starting with an initial draft (0.1, 7/31/02) and progressing through multiple versions. It undergoes industry review (0.5, 8/16/02) and provides operational details (0.6, 10/4/02), including timing diagrams (0.7, 11/4/02). Changes are made to the receiver detection sequence (0.8, 11/22/02). The document becomes stable for implementation (0.9, 12/16/02).

Updates reflect the 1.0a Base Spec (0.95, 4/25/03) and include multilane suggestions. The specification stabilizes for implementation (1.00, 6/19/03). Version 1.70 (11/6/05) introduces Gen. 2 PIPE, followed by fixes based on feedback (1.81, 12/4/05; 1.86, 2/27/06). Updates include handling CLKREQ# (1.87, 9/28/06). Minor editorial updates follow (1.90, 3/24/07). Version 2.00 (7/21/07) represents a stable revision.

Version 2.7 (12/31/07) introduces updates supporting USB specification revision 3.0. Subsequent versions (2.71, 2/21/08; 2.75, 2/8/08; 2.90, 8/11/08) include handling SKP and USB SuperSpeed PHY power management. The specification reaches stability for implementation (2.90, 8/11/08). The final version, 3.0 (3/11/09), is declared as the conclusive update. The revisions encompass technical enhancements, compliance with USB standards, and adjustments for evolving USB SuperSpeed modes.



## USB PHY with PIPE Schematic

The PHY layer for SuperSpeed is mainly partitioned into PCS(Physical Coding Sublayer) and PMA(Physical Media Attachment).

Common Block which contains PLL that uses REF\_CLK to generate Bit\_Rate\_CLK inaddition to all clks used in the PHY

The PCS have the 8b/10b code/decode and the elastic buffer and RX detection and has more than one clock domain

The PMA have the serial to parallel block, serializer and CDR



Figure 1 Superspeed partitions

# Physical Interface PCIE and USB(PIPE)

The PHY Interface for the PCI Express and USB SuperSpeed Architectures (PIPE) is intended to enable the development of functionally equivalent PCI Express and USB SuperSpeed PHY's. Such PHY's can be delivered as discrete IC's or as macrocells for inclusion in ASIC designs. The specification defines a set of PHY functions which must be incorporated in a PIPE compliant PHY, and it defines a standard interface between such a PHY and a Media Access Layer (MAC) & Link Layer ASIC. It is not the intent of this specification to define the internal architecture or design of a compliant PHY chip or macrocell. The PIPE specification is defined to allow various approaches to be used. Where possible the PIPE specification references the PCI Express base specification or USB 3.0 Specification rather than repeating its content. In case of conflicts, the PCI-Express Base Specification and USB 3.0 Specification shall supersede the PIPE spec. This spec provides some information about how the MAC could use the PIPE interface for various LTSSM states and Link states. This information should be viewed as 'guidelines for' or as 'one way to implement' base specification requirements. MAC implementations are free to do things in other ways as long as they meet the corresponding specification requirements.

One of the intents of the PIPE specification is to accelerate PCI Express endpoint and USB SuperSpeed device development. This document defines an interface to which ASIC and endpoint device vendors can develop. Peripheral and IP vendors will be able to develop and validate their designs, insulated from the high-speed and analog circuitry issues associated with the PCI Express or USB SuperSpeed PHY interfaces, thus minimizing the time and risk of their development cycles.



Figure 2 PIPE interface between PHY and MAC

## Physical Layer (PHY) Ref\_CLK **PHY PCLK** common block Reset\_n Bit\_Rate\_Clk\_10 Bit\_Rate \_Clk Reset\_n DataBusWidth M MAC\_TX\_Data TX+,TX-A C MAC\_TX\_DataK Data\_out\_PMA MAC\_Data\_En PCS **PMA** Data\_in\_PMA Rx\_Data Rx\_DataK RX+,RX-Rx\_Status Rx\_Valid RxPolarity

Figure 3 Top view Schematic

# PHY Synthesis



Figure 4 PHY top



Figure 5 PHY TX, PHY RX

# Physical Coding SubLayer (PCS) Synthesis



Figure 6 PCS Top



Figure 7 PCS TX, PCS RX

## PCS TX:



Figure 8 PCS TX

## PCS RX



Figure 9 PCS RX

# Physical Media Attachment (PMA) Synthesis



Figure 10 PMA Top



Figure 11 PMA TX, PMA RX

## PMA TX

| Name            | Direction | Width | Description                      |
|-----------------|-----------|-------|----------------------------------|
| Bit_Rate_CLK    | Input     | 1     | Serial CLK(5G)                   |
| Bit_Rate_CLK_10 | Input     | 8     | Word CLK                         |
| Rst_n           | Input     | 1     | Active Low Reset                 |
| Data_in         | Input     | 10    | Encoded Data                     |
| MAC_Data_En     | Input     | 1     | Enable PMA                       |
| TX_Out_P        | Output    | 1     | Serial bit sent in positive lane |
| TX_Out_N        | Output    | 10    | Serial bit sent in negative lane |



Figure 12 PMA TX

# PMA RX Synthesis



Figure 13 PMA RX

# Common Block

The Common Block contains the PLL(Phase Locked loop) which is utilized in the design of USB PHYs (Physical Layers). The PLL is a crucial component that helps in generating stable clock signals, ensuring proper synchronization, and meeting the timing requirements of USB communication.

The PLL is responsible for generating stable and precise clock signals used in USB communication

The PLL include a clock multiplication function, allowing the USB PHY to generate higher-frequency clocks derived from a lower-frequency reference clock. Which is useful for achieving high-speed data rates.

In the design, the PLL takes as input Ref clock which is 100MHz and generates from it clock with faster rate:

• the serial clock which is 5GHz(Bit\_rate\_clk)

the fast clock is then given to a clock divider and according to the Div ratio it is reduced to a lower speed:

- the word clock which is the time for 10bits (Bit Rate clk 10)
- the PCLK which changes according to the Bus width so using the 32 bus width takes 4 word clock period,16 bus width takes 2 word clock period, 8 bus width is equal

## Common block "top module"

| Name            | Direction | Width | Description             |
|-----------------|-----------|-------|-------------------------|
| Ref_Clk         | Input     | 1     | Reference Clk (100 MHz) |
| DataBusWidth    | Input     | 6     | Data Width (8,16,32)    |
| Rst_n           | Input     | 1     | Active Low Reset        |
| Bit_Rate_Clk    | Output    | 1     | Serial CLK(5G)          |
| Bit_Rate_Clk_10 | Output    | 1     | WordClk                 |
| PCLK            | Output    | 1     | Parallel Clk            |

## **PLL**

| Name    | Direction | Width | Description                            |
|---------|-----------|-------|----------------------------------------|
| Ref CLK | Input     | 1     | 100 MHz clk to generate high rate clks |
| CLK     | Input     | 1     | 5 giga clock                           |

## **Clock Divider**

| Name        | Direction | Width | Description                              |
|-------------|-----------|-------|------------------------------------------|
| Ref_CLK     | Input     | 1     | Serial CLK(5G)                           |
| Div_ratio   | Input     | 8     | Ratio for dividing high rates to low one |
| Rst_n       | Input     | 1     | Active Low Reset                         |
| Divided clk | Output    | 10    | Low rate clk                             |



Figure 14 Common Block



Figure 15 inside Common block

# Transmitter Blocks

# 4.1 Transmitter Block Diagram



Figure 16 Transmitter Blocks

## PCS TX

## Gasket TX:

Data can be input to the module with different width 8,16,32

However for it to be transmitted it is divided into blocks of 8bits to be encoded to 10 bits and then sent to the receiver So the gasket module is responsible for diving the input into 8bits block to be transmitted every word clock cycle so within the period of the width all the 8-bit blocks are transmitted

| Name            | Direction | Width | Description                                               |
|-----------------|-----------|-------|-----------------------------------------------------------|
| PCLK            | Input     | 1     | Parallel CLK                                              |
| Bit_Rate_CLK_10 | Input     | 1     | Word CLK                                                  |
| Reset_n         | Input     | 1     | Active Low Reset                                          |
| MAC_TX_Data     | Input     | 32    | Parallel Data sent from MAC                               |
| MAC_Data_En     | Input     | 1     | Enable                                                    |
| MAC_TX_DataK    | Input     | 4     | Indication From MAC to detect data sent is command or not |
| DataBusWidth    | Input     | 5     | Data sent Width                                           |
| TXDataK         | Output    | 1     | Flag for command data                                     |
| TXData          | Output    | 8     | Data to be encoded                                        |



Figure 17 Gasket Tx

## Line 8b/10b Encoding

The 8b/10b line coding scheme is used to encode data for transmission over a communication channel. It's designed to ensure reliable data transmission and provide certain properties such as DC balance (equal number of 0s and 1s) and error detection.

10-Bit Symbols: In this scheme, data is encoded into 10-bit symbols. Each 10-bit symbol represents a combination of data and control information. This encoding is more efficient for transmission than using a straightforward binary representation

Notation "D05.2": The "D05.2" notation is a way to describe a specific 10-bit symbol within the 8b/10b scheme. Let's break it down:

- "D" indicates that it's a data character.
- "05" represents the first five bits of the data character in binary. In binary, "05" is "00101."
- ".2" indicates that the last bit is "0" in binary.

One Byte Representation: While "D05.2" is a specific encoding within the 8b/10b scheme, it doesn't directly represent one byte of data. The 8b/10b scheme doesn't have a strict one-to-one mapping between its symbols and bytes of data. The scheme balances between 0s and 1s to ensure reliable transmission.



Figure 2.1. The 8b/10b Encoder/Decoder in a System

Figure 18 example1 of encoding, decoding

The Gen 1 PHY uses the 8b/10b transmission code. PHY transmits information using an adaptive 8B/10B code to bound the maximum run length of the code .

There are Two types of transmission characters Data and Special. Ordered Sets are known as combinations of transmission characters

MAC layer uses letter notation for describing information bits and control variable for example special symbol K28.5 here we just used letter and decimal numbers for describing not binary notation which we will explain in the following.

Information bit can hold only zero or one as value, control variable also can hold either the value D means "valid data byte" or the value K means "special code"



Figure 19 MAC layer letter notation with encode, decode

- Each 10-bit encoded symbol contains six 1's and four 0's, six 0's and four 1's, or five 1's and five 0's. Symbol encodings with more than six bits of one polarity are not valid.
- The D/K bit accompanying each byte into the encoder assures that control (K) symbols and data (D) symbols are unique sets. Even if a data byte and control byte are the same numerically, their symbol encodings are different.

| Encoding | Symbol<br>Name | Logical<br>(hex) | Input Bits<br>HGF EDCBA | CRD- Symbol<br>abcdeifghj | CRD+ Symbol<br>abcdeifghj |
|----------|----------------|------------------|-------------------------|---------------------------|---------------------------|
|          | (              | Control (K)      | Symbol Encodir          | ng Examples               |                           |
| K28.1    | SKP            | 3C               | 001 11100               | 001111 1001               | 110000 0110               |
| K28.2    | SDP            | 5C               | 010 11100               | 001111 0101               | 110000 1010               |
| K28.3    | EDB            | 7C               | 011 11100               | 001111 0011               | 110000 1100               |
| K28.4    | SUB            | 9C               | 100 11100               | 001111 0010               | 110000 1101               |
| K23.7    | EPF            | F7               | 111 10111               | 111010 1000               | 000101 0111               |
| K27.7    | SHP            | FB               | 111 11011               | 110110 1000               | 001001 0111               |
| K29.7    | END            | FD               | 111 11101               | 101110 1000               | 010001 0111               |
| K30.7    | SLC            | FE               | 111 11110               | 011110 1000               | 100001 0111               |
|          |                | Data (D) S       | Symbol Encoding         | Examples                  |                           |
| D0.0     | 00             | 00               | 000 00000               | 100111 0100               | 011000 1011               |
| D5.0     | 05             | 05               | 000 00101               | 101001 1011               | 101001 0100               |

Figure 20 sample of encoded data and special character

#### DC Balance and run length

A DC-balanced serial data stream means that it has the same number of 0s and 1s for a given length of data stream. DC-balance is important for certain media as it avoids a charge being built up.

The run-length is defined as the maximum numbers of contiguous 0s or 1s in the serial data stream. A small run length data stream provides data transitions within a small length of data. Data transitions are essential for clock recovery.



The PLL of the CDR generates a phase-adjustable output clock from the reference clock input. Transitions on the serial data stream provide the transmission clock phase information to the PLL and allow the PLL to recover the transmission clock with the correct phase. Note that the reference clock input is always necessary for the CDR. The serial data stream embeds the phase of the transmission clock, not the clock itself. This reference clock comes from the receiver system, not the transmitter system.

## **Code Mapping**

The coding scheme breaks the original 8-bit data into two blocks, 3 most significant bits (y) and 5 least significant bits (x). From the most significant bit to the least significant bit, they are named as H, G, F and E, D, C, B, A. The 3-bit block is encoded into 4 bits named j, h, g, f. The 5-bit block is encoded into 6 bits named i, e, d, c, b, a. As seen in Figure ., the 4-bit and 6-bit blocks are then combined into a 10-bit encoded value.



Figure 21 code mapping

#### **Running Disparity**

- the 8b/10b encoding scheme actually supports two possible encoded values for each data and control byte. This is because transmitters are required to assure that outbound serial data, over time, contains an equal (balanced) number of 0's and 1's. The on-going difference in the number of transmitted bits of each polarity is referred to as the running disparity. Tracking the current running disparity (CRD) and correcting any imbalance is critical on the AC-coupled SuperSpeed link and one of the important motivations for 8b/10b encoding..
- each symbol out of the 8b/10b encoder has one of the following 10-bit properties:
  - It is comprised of six 1's and four 0's (a positive disparity) OR
  - It is comprised of six 0's and four 1's (a negative disparity) OR
  - It is comprised of five 1's and five 0's (a neutral disparity)





## **Encoder "Top Block"**

| Name        | Direction | Width | Description                                  |
|-------------|-----------|-------|----------------------------------------------|
| MAC_Data_En | Input     | 1     | Enable the encoder to do                     |
| TXDataK     | Input     | 1     | Define whether data is comman or actual data |
| Data        | Input     | 8     | Data from MAC                                |
| Bit_Rate_10 | Input     | 1     | Clk to send 10-bits to PMA                   |
| Rst         | Input     | 1     | Active low reset                             |
| Data_Out    | Output    | 10    | Data sent to PMA                             |

## Line\_encoding

| Name             | Direction | Width | Description                                  |
|------------------|-----------|-------|----------------------------------------------|
| Enable           | Input     | 1     | Enable the encoder to do                     |
| TXDataK          | Input     | 1     | Define whether data is comman or actual data |
| Data             | Input     | 8     | Data to be encoded                           |
| Encoded_data_pos | Output    | 10    | Encoded data                                 |
| Encoded_data_neg | Output    | 10    | Encoded data                                 |

## FSM\_RD "Running Disparity"

| Name        | Direction | Width | Description                                  |
|-------------|-----------|-------|----------------------------------------------|
| Enable      | Input     | 1     | Enable the encoder to do                     |
| TXDataK     | Input     | 1     | Define whether data is comman or actual data |
| Data_neg    | Input     | 10    | RD(-) Data                                   |
| Data_pos    | Input     | 10    | RD(+) Data                                   |
| Bit_Rate_10 | Input     | 1     | Clk to send 10-bits to PMA                   |
| Rst         | Input     | 1     | Active low reset                             |
| Data_10     | Output    | 10    | Current Running Disparity Data               |



Figure 22 line encoding

## **PMATX**

## Parallel to serial:

USB(universal serial bus) transmits data to receiver serial as transmitting data serially instead of parallel have many advantages such as

- reduced wiring complexity as transmitting data in parallel requires multiple wires unlike sending data serially
- Improving signal integrity as Parallel communication over multiple wires can lead to issues such as signal skew, where bits arrive at slightly different times due to variations in wire lengths, while serial communication, being a single stream of bits, is less susceptible to these timing discrepancies, resulting in better signal integrity.
- Longer Transmission Distances: Serial communication is often more suitable for long-distance communication as The use of differential signaling (such as in USB) helps reduce the impact of noise and interference over longer cable lengths.

The parallel data is received with relatively slow speed and the transmitted with faster speed where the serial data rate is 10 times faster than the parallel data rate



Figure 23 parallel to serial

# Receiver Blocks



Figure 24 Receiver Blocks

## **PCS RX**

## Elastic Buffer:

#### Introduction

Elastic Buffers (also known as Elasticity Buffers, Synchronization Buffers, and Elastic Stores) are used to ensure data integrity when bridging two different clock domains. This buffer is simply a FIFO (First-In-First-Out) where data is deposited at a certain rate based on one clock and removed at a rate derived from a different clock. Because these two clocks could (and almost always do) have minor frequency differences, there is the potential for this FIFO to



eventually overflow or underflow. To avoid this situation, an Elastic Buffer has the ability to insert or remove special symbols, during specified intervals that allow the buffer to compensate for the clock differences.

The extreme clock difference happens when TX clock is -300ppm, the RX clock is -300ppm and the spread Spectrum clocking(SSC) is -5000ppm, the total mismatch is 5600ppm.so every 178 symbol (1M/5600) the transmitter will fall behind with one symbol. If not addressed the receiver will encounter data underflow (no symbols to process)

The other extreme clock difference happens when TX clock is +300ppm, the RX clock is -300ppm and the spread Spectrum clocking(SSC) is 0ppm, the total mismatch is 600ppm.so every 1666 symbol (1M/600) the transmitter will have sent one extra symbol. If not addressed the receiver will encounter data overflow(a dropped symbol during processing)

The elastic buffer is a crucial to handle this mismatch and to avoid the timing errors between the read and write operations which may lead to data loss. The elastic buffer is mainly an asynchronous FIFO with additional functionality. The elastic buffer is used to deal with SKP to avoid losing data. Normally the System clock and receive clock, which is used in the elastic buffer, should be the same which is 5G ,however there can be slight changes which ranges from -5300 ppm to 300ppm.

The elastic buffer implemented uses Nominal Half Full Buffer where the elastic buffer should always have the buffer half full and adding the SKP or removing it is done to keep the elastic buffer half full.



Adding skp to keep the buffer at nominal half full



Removing skp to keep the buffer at nominal half full



### **Elastic Buffer Design:**



Figure 25 elastic buffer

The elastic buffer is mainly designed

## • Memory unit

It is mainly a FIFO where data is stored and read from it. The elements stored are the 10 bits data received which can be data or command like SKP. It determines the position to read from or write to using the read and write pointer which is received from other blocks.

### • Write pointer control unit

This module produces the binary and gray write pointer, which is used for the selection of the correct address of the memory unit while taking into consideration if a SKP needs to be deleted. It generates the overflow signal by comparing between the read and write address. The gray code of read pointer is synchronized to the Recovered Clock Domain and compared with the gray code of the write pointer, then the unit produces the full Flag Read pointer control unit

#### • Read pointer control unit

This module produces the binary and gray read pointer, which is needed to read from the correct address in the memory unit and it generates the request signal of SKP add after being compared with the write pointer. The gray code of write pointer is synchronized to the local Clock Domain and compared with the gray code of the read pointer, then the unit produces the empty Flag.

#### • Threshold unit

This module is used to check whether the buffer exceeded the limit in comparison with the size of half the array. So if the number of elements bigger than 8 SKP remove request is made

#### Synchronous Unit

The function of this module is to synchronize the gray code of the write pointer and the read pointer so the read and write pointer checks on them and produce the empty and full flag



Figure 26 elastic buffer synchronous unit

Gray code is used as the change between a number and the following one is in only one bit so by using Gray code and synchronizers errors is avoided even when dealing with two clock domains, Recovered Clock Domain and Local Clock Domain.

#### Flow charts for SKP Delete and SKP add Operations



Figure 27 flow chart for SKP Handling



Figure 28 elastic buffer synthesis





### Receiver Status:

This module gives feedback to the MAC with the current status according to the input flags such as overflow, underflow, disparity error and decode error

| [2] | [1] | [0] | Description                                                                                             |
|-----|-----|-----|---------------------------------------------------------------------------------------------------------|
| 0   | 0   | 0   | Received data ok                                                                                        |
| 0   | 0   | 1   | USB superSpeed Mode: 1Skp ordered set added                                                             |
| 0   | 1   | 0   | USB superSpeed Mode: 1Skp ordered set removed                                                           |
| 0   | 1   | 1   | Reciever Detected                                                                                       |
| 1   | 0   | 0   | Both 8b/10b decode error and (optionally) receive disparity error                                       |
| 1   | 0   | 1   | Elastic Buffer Overflow                                                                                 |
| 1   | 1   | 0   | Elastic Buffer Underflow this is unused if the elastic buffer is operating in nominal buffer empty mode |
| 1   | 1   | 1   | Receive disparity error (Reserved if Receive Disparity error is reported with code 0b100)               |



Figure 29 Reciever Status Synthesis

### Comma Detection:

The module checks on every 10 bits of received data and raise a flag when a comma is detected to be able to read the data after it and store it in the elastic Buffer. This helps to align data as when a comma is received a flag is raised so the start and end of the 10 bits are known

| Name         | Direction | Width | Description                    |
|--------------|-----------|-------|--------------------------------|
| CLK          | Input     | 1     | Bit Rate Clk (5G)              |
| Rst_n        | Input     | 1     | Active Low Reset               |
| Detect_Comma | Input     | 10    | Data collected serially        |
| RxValid      | Output    | 8     | Data recovered from decoder    |
| Comma_pulse  | Output    | 1     | Write pulse to write in buffer |



Figure 30 Comma detection Synthesis

### PMA RX

## Serial To parallel

After receiving the serial data from the channel it is transferred back to parallel to be decoded and received. Each 10 bits of data is collected into one parallel data

| Name              | Direction | Width | Description                            |
|-------------------|-----------|-------|----------------------------------------|
| Recovered_Bit_Clk | Input     | 1     | Recovered CLK                          |
| Rst_n             | Input     | 1     | Active Low Reset                       |
| Ser_in            | Input     | 1     | Recovered serial bit from CDR          |
| RXPolarity        | Input     | 1     | Indication to toggle serial bit or not |
| Data_to_Decoder   | Output    | 10    | Data recovered from decoder            |



#### Decoder

After receiving the data as 10bits the decoder functionality is to map these bits back to the 8bits which is the original data. In addition to that it also define if this data is actual data or command by comparing where it got the equivalent 8bits.

An additional functionality is that it detects the errors which can be either decode error or disparity error.

Decode error is when the data is not found neither as positive encoding nor as positive encoding. On the other hand the disparity error occurs when the data is supposed to be positive encoding while the received was negative encoding or vice versa

| Name           | Direction | Width | Description                                    |
|----------------|-----------|-------|------------------------------------------------|
| CLK            | Input     | 1     | WordCLK (125, 250, 500) MHz                    |
| Rst_n          | Input     | 1     | Active Low Reset                               |
| Data_in        | Input     | 10    | Encoded Data                                   |
| Data_out       | Output    | 8     | Data recovered from decoder                    |
| DecodeError    | Output    | 1     | Error in Decoding                              |
| DisparityError | Output    | 1     | Error in Data Disparity                        |
| RxDataK        | Output    | 10    | Indication whether it's actual data or command |



### Gasket Rx:

In the receiver after receiving the blocks of 10bits and decoding them to 8bits. The gasket is responsible for collecting the 8-bit blocks according to the width

So the output become 8, 16 or 32 bit

| Name     | Direction | Width | Description                 |
|----------|-----------|-------|-----------------------------|
| Word_Clk | Input     | 1     | WordCLK (125, 250, 500) MHz |
| Rst_n    | Input     | 1     | Active Low Reset            |
| PCLK     | Input     |       | Parallel Data CLK           |
| Width    | Input     | 6     | Width of data (8,16,32)     |
| Data_in  | Input     | 8     | Word Data                   |
| Data_out | Output    | 32    | Data sent to MAC            |



#### **CDR**

In the context of USB (Universal Serial Bus) and data communication, "CDR" can stand for "Clock Data Recovery." Clock Data Recovery is a process that helps in the extraction of a clock signal from a data stream. It is particularly important in high-speed communication systems to ensure proper synchronization between the sender and receiver.

USB, especially in its SuperSpeed versions (USB 3.0 and later), uses complex signaling techniques to achieve high data transfer rates. These techniques involve the transmission of data along with a clock signal that indicates when the bits of data should be sampled. Clock Data Recovery becomes crucial in scenarios where the clock signal needs to be extracted accurately from the incoming data stream.

In USB SuperSpeed, the clock recovery process helps the receiver to synchronize with the incoming data stream, ensuring proper sampling and interpretation of the transmitted bits. This is important for maintaining signal integrity and reliable data communication.

CDR circuits are often implemented in the receiver circuitry of USB devices to extract and recover the clock signal from the incoming data. The recovered clock is then used to sample the data accurately, reconstructing the original information sent by the transmitter.

In summary, Clock Data Recovery (CDR) in USB involves the extraction of a clock signal from the incoming data stream, and it plays a critical role in ensuring reliable and high-speed data communication in USB systems.

The CDR designed is based on Bang Bang CDR. It operates on a simple principle of comparing the sampled data with two clock signals: the primary clock and a version shifted by 90 degrees, along with their inverses. The "bangbang" terminology arises from the binary nature of the system – it makes binary decisions about clock adjustment. The system samples incoming data using the clock pair and their inverses. The sampled data is compared with the 90-degree shifted clock. The alignment with the rising or falling edge indicates whether the clock is early or late.

The Bang-Bang CDR's being simple in concept and implementation makes it an attractive choice In addition to that it provides robust clock recovery, exhibiting resilience to noise and variations in the incoming signal



In Bang Bang CDR there is 4clocks which sample the data. The comparison between the value given between P0-D0 or P0-D1 defines if the clock is early or late to be adjusted. If D0 =P0 then the data is early. On the other hand if P0=D1 then it late. For the CDR to work correctly there should be DC Balance and maximum run length as having a big number of consecutives ones or zeros will lead to the CDR not being able to detect if it early or late

The Clock and Data Recovery (CDR) mechanism with Bang Bang CDR is designed to ensure accurate synchronization of clocks and data in communication systems. The system utilizes four clocks for data sampling and relies on comparisons between P0-D0 and P0-D1 values to determine whether the clock is early or late, thereby facilitating necessary adjustments.

- Early Detection: If D0 equals P0, the system interprets the data as early.
- Late Detection: If P0 equals D1, the system identifies the data as late.

Maintaining DC balance is crucial for the proper functioning of the CDR. DC balance ensures an equilibrium between the number of ones and zeros in the data stream. An imbalance in DC levels can impact the CDR's ability to accurately detect whether the clock is early or late, potentially leading to synchronization issues.

The system takes into account the concept of maximum run length, which refers to the maximum number of consecutive ones or zeros in the data stream. Monitoring and limiting the run length are essential to prevent challenges in accurate clock and data recovery. Excessive consecutive ones or zeros may hinder the CDR's ability to discern the timing relationship between the clock and data.

#### Phase Mixer

This module is part of the CDR it is essential to change the phase and frequency of the clock to synchronize it with the received data to be able to sample the data correctly without losing any bits

The input to the phase mixer is the clock and the digital control, which defines how the output will change. If the digital control keeps changing the frequency will change as the  $\phi$  will be function of frequency

If 
$$\phi(t) = k \to \sin(\omega t + k) \to change in phase$$
 
$$\phi(t) = kt \to \sin(\omega t + kt) \to change in frequency$$
 
$$\phi(t) = kt^2 \to \sin(\omega t + kt) \to spreading$$



The Clock and Data Recovery (CDR) Phase Mixer plays a pivotal role in digital communication systems. It utilizes a digital code structure to select two phases from a predefined set, employing the first n bits for this purpose. The remaining bits finely control interpolation between the selected phases. In an example scenario with 4 phases (0, 90, 180, 270 degrees), 2 bits choose two phases, while 8 bits govern precise interpolation. This mechanism, often used in high-speed interfaces, optimizes recovered clock signals, ensuring reliable data recovery by adapting to variations in incoming clocks. Its flexibility and high-resolution interpolation contribute to the system's overall reliability and data integrity.



### Simulink model for Phase Mixer



Figure 31 Phase Mixer models

















# **PHY Verification**

This section verifies the functionality and performance of the PHY the top module design, which implements the USB protocol for data communication. The verification objectives are to ensure that the PHY design conforms to the USB protocol specifications, and that it meets the required functionality ,throughput, latency, targets. The verification plan outlines the verification strategy, methodology, environment, scenarios, and criteria for the PHY design. The verification environment is based on the UVM framework, which provides a standardized and reusable way of creating and executing testbenches for digital designs and systems-on-chip (SoCs).

UVM is a verification methodology that uses a SystemVerilog-based, object-oriented approach to create modular, configurable, and scalable testbench components that can be easily integrated into the verification process. UVM also provides guidelines and best practices for developing testbenches, running simulations, and analyzing results. UVM consists of several key components, such as drivers, monitors, scoreboards, agents, sequences, and environments, that perform different functions and roles in the verification process. UVM also supports transaction-level modeling (TLM), which enables the communication and synchronization between testbench components using abstract transactions rather than signals.

The testbench architecture for the PHY verification is shown in Figure. The testbench consists of two main components: the UVM test and the UVM environment. The UVM test is responsible for generating and controlling the test scenarios and stimuli for the DUT. The UVM environment is responsible for providing the testbench components and interfaces for the DUT. The testbench components include the following:



Figure 32 UVM Structure

My agent, which models the behavior and protocol of the PHY interface, and consists of a driver, a monitor, and a sequencer.

My driver, which is responsible for driving the signals from the sequencer to the Bus Functional Model wich passes the data to the PHY DUT.

My Monitor, which responsible for monitoring the output data from the DUT and sending it using TLM to Scoreboard and coverage components.

The scoreboard, which compares the expected and actual outputs of the DUT, and reports any mismatches or errors.

The coverage collector, which collects and analyzes the functional and code coverage of the DUT, and reports the coverage metrics and goals.

The testbench interfaces include the following:

The BFM interface, which connects the my\_driver to the PHY port of the DUT, and provides the signals and transactions for the USB protocol.

The testbench components and interfaces are configured and connected using UVM configuration and TLM mechanisms, which allow the flexibility and reusability of the testbench architecture. The testbench components and interfaces interact with the DUT and each other using UVM sequences which are predefined or random sequences of transactions that drive and monitor the DUT behavior and performance through different phases organizes the time line of the verification process and that is one of most important features in UVM all phases are indicated in the figure:



Figure 33 UVM Phases

**Build phases:** These phases are used to construct, configure, and connect the testbench components. They are executed at the start of the simulation, and they do not consume simulation time. The build phases are:

- build phase: Used to create the instances of the testbench components and set their initial configuration.
- connect\_phase: Used to connect the TLM ports and exports of the components using TLM connections or uvm config db.
- end\_of\_elaboration\_phase: Used to make any final adjustments to the testbench structure, configuration, or connectivity before the simulation starts.

**Run-time phases:** These phases are used to generate, drive, monitor, and check the test stimuli and responses. They are executed in parallel with the run\_phase, which is the main phase that consumes simulation time. The run-time phases are:

- <u>start\_of\_simulation\_phase</u>: Used to display the testbench topology or configuration information, or to set any run-time configuration.
- <u>run\_phase</u>: Used to generate and control the test scenarios and stimuli for the DUT, and to monitor and check the DUT behavior and performance.
- <u>pre\_reset\_phase</u>: Used to perform any activity that should occur before the reset, such as waiting for a power-good signal.
- reset phase: Used to generate a reset and to put the DUT or interface into its default state.
- <u>post\_reset\_phase</u>: Used to perform any activity that should occur after the reset, such as configuring the DUT or interface.
- <u>pre\_configure\_phase</u>: Used to perform any activity that should occur before the configuration, such as setting the initial seed or randomization constraints.
- <u>configure</u> phase: Used to configure the DUT or interface with the required parameters or registers.
- <u>post\_configure\_phase</u>: Used to perform any activity that should occur after the configuration, such as checking the configuration status or enabling the interrupts.
- <u>pre\_main\_phase</u>: Used to perform any activity that should occur before the main phase, such as setting the initial coverage or scoreboard settings.
- <u>main phase</u>: Used to generate and drive the main test stimuli and responses, and to monitor and check the main DUT behavior and performance.
- <u>post\_main\_phase</u>: Used to perform any activity that should occur after the main phase, such as collecting the final coverage or scoreboard data.
- <u>pre\_shutdown\_phase</u>: Used to perform any activity that should occur before the shutdown, such as sending the end-of-test signal or flushing the queues.
- <u>shutdown\_phase</u>: Used to shut down the DUT or interface gracefully, and to perform any cleanup or recovery actions.
- <u>post\_shutdown\_phase</u>: Used to perform any activity that should occur after the shutdown, such as checking the shutdown status or releasing the resources.

Clean-up phases: These phases are used to extract, check, and report the verification results. They are executed at the end of the simulation, and they do not consume simulation time. The clean-up phases are:

**extract\_phase:** Used to retrieve and process the information from the scoreboards and functional coverage monitors, and to compute the expected data or coverage metrics.

**check\_phase:** Used to check that the DUT behaved correctly and to identify any errors or mismatches that may have occurred during the simulation.

**report\_phase:** Used to display or write the verification results, such as the test status, errors, warnings, messages, coverage, and metrics.

**final\_phase:** Used to complete any other outstanding actions that the testbench has not already completed, such as closing the files or terminating the processes.



## **Test Strategy**

The verification Features for the PHY design verification are summarized in the Table. The verification results and waveforms show that the PHY design passes all the functional and performance tests, and achieves the required coverage and metrics. The verification results are verified and validated using UVM reports, which provide the detailed information and statistics of the verification process, such as the test name, status, duration, errors, warnings, messages, coverage, and metrics.

| Reset_n | DataBus<br>Width | MAC_TX _Data         | MAC_TX _DataK | MAC_Data<br>_En | RxPolarit<br>y | Test Feature                      |
|---------|------------------|----------------------|---------------|-----------------|----------------|-----------------------------------|
| 0       | 8                | X                    | X             | 1               | 0              |                                   |
| 0       | 8                | X                    | X             | 0               | 1              |                                   |
| 0       | 16               | X                    | X             | 1               | 0              | Resetting the                     |
| 0       | 16               | X                    | X             | 0               | 0              | Design                            |
| 0       | 32               | X                    | X             | 1               | 0              |                                   |
| 0       | 32               | X                    | X             | 0               | 0              |                                   |
|         |                  |                      |               |                 |                |                                   |
| 1       | 8                | 32'd0000BC           | 1             | 1               | 0              |                                   |
| 1       | 8                | Random<br>32bit data | 0             | 1               | 0              |                                   |
| 1       | 8                | 32'd0000BC           | 1             | 1               | 0              |                                   |
| 1       | 8                | Random<br>32bit data | 0             | 1               | 0              | Collecting Data S to P with COMMA |
| 1       | 8                | 32'dxxxxBC           | 1             | 1               | 0              | Detection                         |
| 1       | 8                | Random<br>32bit data | 0             | 1               | 0              | with DATA WIDTH = 8               |
| 1       | 8                | 32'dxxxxBC           | 1             | 1               | 0              |                                   |
| 1       | 8                | Random<br>32bit data | 0             | 1               | 0              |                                   |
|         |                  |                      |               |                 |                |                                   |
| 1       | 16               | 32'd0000BC<br>BC     | 1             | 1               | 0              | Collecting Data S to P            |
| 1       | 16               | Random 32bit data    | 0             | 1               | 0              | with COMMA  Detection             |
| 1       | 16               | 32'd0000BC<br>BC     | 1             | 1               | 0              | with DATA WIDTH =                 |

| 1 | 16 | Random               | 0 | 1 | 0 |                            |
|---|----|----------------------|---|---|---|----------------------------|
|   |    | 32bit data           |   |   |   |                            |
| 1 | 16 | 32'dxxxxBC<br>BC     | 1 | 1 | 0 |                            |
| 1 | 16 | Random<br>32bit data | 0 | 1 | 0 |                            |
| 1 | 16 | 32'dxxxxBC<br>BC     | 1 | 1 | 0 |                            |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                            |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 |                            |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | Collecting Data S to P     |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 | with COMMA  Detection      |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | with DATA WIDTH = 32       |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 |                            |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                            |
|   |    |                      |   |   |   |                            |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                            |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 |                            |
| 1 | 16 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | Elastic Buffer Underflow & |
| 1 | 16 | Random<br>32bit data | 0 | 1 | 0 | RX_Status = 3'b110         |
| 1 | 8  | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                            |

|   | ı  | 1                    |   | T |   |                             |
|---|----|----------------------|---|---|---|-----------------------------|
| 1 | 8  | Random<br>32bit data | 0 | 1 | 0 |                             |
|   |    |                      |   |   |   |                             |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                             |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 |                             |
| 1 | 16 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | Elastic Buffer<br>Underflow |
| 1 | 16 | Random<br>32bit data | 0 | 1 | 0 | &<br>RX_Status = 3'b110     |
| 1 | 8  | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                             |
| 1 | 8  | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                             |
|   |    |                      |   |   |   |                             |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                             |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | Elastic Buffer              |
| 1 | 32 | Random<br>32bit data | 0 | 1 | 0 | SKP ADDED & RX_Status =     |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 | 3'b001                      |
| 1 | 32 | 32'dBCBCB<br>CBC     | 1 | 1 | 0 |                             |

| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 |                            |
|---|----|-------------------|---|---|---|----------------------------|
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 | Elastic Buffer             |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 | SKP ADDED<br>&             |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 | RX_Status = 3'b001         |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 |                            |
|   |    |                   |   |   |   |                            |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 |                            |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 | Elastic Buffer             |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 | SKP Removed                |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 | RX_Status = 3'b010         |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 |                            |
|   |    |                   |   |   |   |                            |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 |                            |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 | Decoder                    |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 | Decode Error               |
| 1 | 32 | Random 32bit data | 0 | 1 | 0 | RX_Status = 3'b100         |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 |                            |
|   |    |                   |   |   |   |                            |
| 1 | 32 | 32'dBCBCBCBC      | 1 | 1 | 0 | Decoder<br>Disparity Error |

| 1    | 32           | Random 32bit data    | 0           | 1               | 0        | & RX_Status = 3'b111                                            |
|------|--------------|----------------------|-------------|-----------------|----------|-----------------------------------------------------------------|
| 1    | 32           | 32'dBCBCBCBC         | 1           | 1               | 0        |                                                                 |
| 1    | 32           | Random 32bit data    | 0           | 1               | 0        |                                                                 |
| 1    | 32           | 32'dBCBCBCBC         | 1           | 1               | 0        |                                                                 |
|      |              |                      |             |                 |          |                                                                 |
|      | Rando        | m Patterns Generati  | ing With D  | ifferent Seeds  |          | Testing All Main Features Power and Reset Test & Stress Testing |
| Cove | erage Driven | Verification Using F | unctional ( | Coverage and As | sertions | Testing All Events<br>&<br>generated Clocks<br>Period           |

### Waveform

• Generated Clocks periods based on the Data width Used



Figure 34 Width = 32 bit clock generated

- For the (Width = 32) bit the Clocks generated from the Common Block and extracted from

$$(Ref_CLk = 100MHz)$$
:

- *PCLK running at 125MHz*.
- *Symbol\_Clk running at 500MHz.*
- *Bit\_Rate\_Clk running at 5GHz.*



Figure 35 Width = 16 bit clock generated

- For the (Width = 16) bit the Clocks generated from the Common Block and extracted from

 $(Ref_CLk = 100MHz)$ :

- *PCLK running at 250MHz*.
- *Symbol\_Clk running at 500MHz.*
- *Bit\_Rate\_Clk running at 5GHz.*



Figure 36 Width = 8 bit clock generated

- For the (Width = 8) bit the Clocks generated from the Common Block and extracted from (Ref\_CLk = 100MHz):

- PCLK running at 500MHz.
- Symbol Clk running at 500MHz.
- *Bit\_Rate\_Clk running at 5GHz.*
- Gasket block dividing Data based on the Bus width



- for (width = 32)
  - Max\_Tx\_Data = BCBCBCBC here is divided into 4 blocks 8-bit each and transmitted to the Encoder BC per block.
  - *Max\_Tx\_Data* = 6e162325 here is divided into 4 blocks 8-bit each and transmitted to the Encoder.

# • Encoder block Encoded Data based on the disparity



Figure 37 balance between 0's and 1's



- Encoder Encoded each 8-bit and produce 10-bit data symbol with symbol clk rate for the appropriate disparity keeping the balance in 0's and 1's based on the table of disparity as in the figures

| Data Byte<br>Name | Data Byte Value | Bits HGF EDCBA | Current RD - abcdel<br>fghj | Current RD +<br>abcdei fghj |
|-------------------|-----------------|----------------|-----------------------------|-----------------------------|
| K28.0             | 1C              | 000 11100      | 001111 0100                 | 110000 1011                 |
| K28.1             | 3C              | 001 11100      | 001111 1001                 | 110000 0110                 |
| K28.2             | 5C              | 010 11100      | 001111 0101                 | 110000 1010                 |
| K28.3             | 70              | 011 11100      | 001111 0011                 | 110000 1100                 |
| K28.4             | 9C              | 100 11100      | 001111 0010                 | 110000 1101                 |
| K28.5             | BC              | 101 11100      | 001111 1010                 | 110000 0101                 |
| K28.6             | DC              | 110 11100      | 001111 0110                 | 110000 1001                 |

| D22.0 | 16 | 000 10110 | 011010 1011 | 011010 0100 |
|-------|----|-----------|-------------|-------------|
|       |    |           |             | -           |
| 2011  | 1  |           | 1100011001  | 1.00011001  |
| 3.1   | 23 | 001 00011 | 110001 1001 | 110001 1001 |
|       | 52 | 010 10010 | 010011 0101 | 010011 0101 |

#### • PMA TX P2S serializes the symbolled data



- Transmitter serializes the parallel symbol data here for 10 Bit Rate Clk cycles from LSB to MSB.
  - PMA\_RX S2P deserializes the symbolled data







- After date serialized from the TX the receiver collects the data in S2P (Serial to Parallel) when collecting COMMA Order Set It raise the Rx\_Valid flag indicating the Symbol lock as we see here it collects the serialized data converting them to parallel data sending them to next stage Elastic Buffer.

### • Elastic Buffer Storing The Data



-With The K28 Comma Detection Lock the data are stored inside the Elastic buffer as we see here, therefore an increasing in write pointer with each write operation happens.

### • Decoding the symbol encoded data into the original Data



Decoder takes the symbol encoded data converting them into 8-bit original data:



### • Rx Gasket Collecting the data to Rx output





Rx\_gasket collects data into 32-bit original data bus width to the output.

### • Elastic Buffer Underflow



• Elastic Buffer Overflow



• Elastic Buffer (Threshold Monitor) Add Request – Delete Requests



### • Decoding Error



## • <u>Decoder Disparity Error</u>



Two positive or negative encoded data comes in sequence without toggling disparity due to end padding Command while buffer under threshold waiting for collecting 4 symbols of data(acceptable).

## • Decoding Error - Rx status.



### • <u>Disparity Error - Rx\_status.</u>



• Underflow- Rx status.



• <u>Data is OK- Rx\_status.</u>



# **CLK Periods**

-DataBusWidth = 32





-DataBusWidth = 16





# 



# TX Verification

## TX Test Strategy

| Data_Bus_Width | MAC_En | MAC_Data     | MAC_DataK | Rst_n | Test Feature                                                                            |
|----------------|--------|--------------|-----------|-------|-----------------------------------------------------------------------------------------|
| 6'd8           | 1'b0   | 8'hxx        | 4'hx      | 1'b1  | Check Mac Enable enforce all blocks to be disabled                                      |
| 6°d8           | 1'b1   | 8'hxx        | 4'hx      | 1'b0  | Check active low reset Data to be Zeros                                                 |
| 6'd8           | 1'b1   | 8'h26        | 4'h0      | 1'b1  | Check <b>byte</b> to be sent as actual Data not Command                                 |
| 6'd8           | 1'b1   | 8'hBC        | 4'h1      | 1'b1  | Check <b>byte</b> to be sent as Command " <b>COMMA</b> "                                |
| 6'd16          | 1'b1   | 16'h719c     | 4'h0      | 1'b1  | Check <b>2-bytes</b> to be sent as actual Data                                          |
| 6'd16          | 1'b1   | 16'h71BC     | 4'h1      | 1'b1  | Check sent <b>2-bytes</b> as LSB byte sent as command and the other sent as Actual Data |
| 6'd16          | 1'b1   | 16'hBC71     | 4'h2      | 1'b1  | Check sent the MSB byte as command                                                      |
| 6'd16          | 1'b1   | 16'hBCBC     | 4'h3      | 1'b1  | Check <b>2-bytes</b> are sent as actual Data                                            |
| 6'd32          | 1'b1   | 32'h26c4dd81 | 4'h0      | 1'b1  | Check the whole <b>word</b> is sent as Data                                             |
| 6'd32          | 1'b1   | 32'h26c4ddbc | 4'h1      | 1'b1  | Check that LSB Byte is sent as command                                                  |
| 6'd32          | 1'b1   | 32'h26c4bc81 | 4'h2      | 1'b1  | Check that 2 <sup>nd</sup> Byte is sent as command                                      |
| 6'd32          | 1'b1   | 32'h26c4bcbc | 4'h3      | 1'b1  | Check that 1 <sup>st</sup> & 2 <sup>nd</sup> Byte is sent as command                    |
| 6'd32          | 1'b1   | 32'h26bcdd81 | 4'h4      | 1'b1  | Check that 3 <sup>rd</sup> Byte is sent as command                                      |
| 6'd32          | 1'b1   | 32'h26bcddbc | 4'h5      | 1'b1  | Check that 1 <sup>st</sup> & 3 <sup>rd</sup> Byte is sent as command                    |
| 6'd32          | 1'b1   | 32'h26bebe81 | 4'h6      | 1'b1  | Check that 2 <sup>nd</sup> & 3 <sup>rd</sup> Byte is sent as command                    |

| 6'd32 | 1'b1 | 32'h26bcbcbc | 4'h7 | 1'b1 | Check that 1 <sup>st</sup> , 2 <sup>nd</sup> , 3 <sup>rd</sup> Byte is sent as command |
|-------|------|--------------|------|------|----------------------------------------------------------------------------------------|
| 6'd32 | 1'b1 | 32'hbcc4dd81 | 4'h8 | 1'b1 | Check that 4 <sup>th</sup> Byte is sent as command                                     |
| 6'd32 | 1'b1 | 32'hbcc4ddbc | 4'h9 | 1'b1 | Check that 4 <sup>th</sup> & 1 <sup>st</sup> Byte is sent as command                   |
| 6'd32 | 1'b1 | 32'hbcc4bc81 | 4'hA | 1'b1 | Check that 2 <sup>nd</sup> & 4 <sup>th</sup> Byte is sent as command                   |
| 6'd32 | 1'b1 | 32'hbcc4bcbc | 4'hB | 1'b1 | Check that 1 <sup>st</sup> , 2 <sup>nd</sup> , 4 <sup>th</sup> Byte is sent as command |
| 6'd32 | 1'b1 | 32'hbcbcdd81 | 4'hC | 1'b1 | Check that 3 <sup>rd</sup> , 4 <sup>th</sup> Byte is sent as command                   |
| 6'd32 | 1'b1 | 32'hbebeddbe | 4'hD | 1'b1 | Check that 1 <sup>st</sup> ,3 <sup>rd</sup> ,4 <sup>th</sup> Byte is sent as command   |
| 6'd32 | 1'b1 | 32'hbcbcbc81 | 4'hE | 1'b1 | Check that 2 <sup>nd</sup> ,3 <sup>rd</sup> ,4 <sup>th</sup> Byte is sent as command   |
| 6'd32 | 1'b1 | 32'hbebebebe | 4'hF | 1'b1 | Check the whole word is sent as command                                                |

## Features:

1. Check data sent when MAC\_DATA\_En signal is de-activated (enable = 0)



2. Check active low reset to be Zeros



3. Check data 8'h26 with width 8 and it's actual data not a command



4. Check data 8'hbc to be sent as command with encoded value = 10'h0fa



5. Check data 16'h719c to be sent as data with encoded value = 10'h0e2, 10'h23c



6. Check data 16'h71bc to be sent the LSB byte as command with encoded value = 305 and the next byte which is 71 to be sent as data with encoded value = 0ea



- 7. Check data 16'hbc9c and 16'hbcbc patterns to be sent with constraints for command or data as following:
  - a. 1st pattern which is 16'hbc9c sent the LSB byte as data and the 2nd one as command
  - b. 2<sup>nd</sup> pattern which is 16'hbcbc sent all two bytes as command



Width 32

8. Check data 32'h26c4dd81 to be sent all as data with encoded value = 22d - 2e6-0a6-199 alternatively positive & negative RD



9. Check data 32'h26c4ddbc to be sent the LSB byte as command and the other bytes are sent as actual Data



10. Check data 32'h26c4bc81 to be all sent as Data except the 2nd byte to be sent as command:



11. Check data 32'h26c4bcbc to be sent as data except the 1st & 2nd byte to be sent as command:



12. Check data 32'h26bcdd81 to be sent all as data except the 3rd byte:



13. Check data 32'h26bcddbc to be sent all as data except 1st & 3rd bytes to be sent as command:



14. Check data 32'h26bcbc81 to be sent as data except the 2nd and 3rd bytes are sent as command:



15. Check data 32'h26bcbcbc to be all sent as command except the MSB byte is sent as Data:



16. Check data 32'hbcc4dd81 to be sent as data except MSB byte to be sent as command:



17. Check data 32'hbcc4ddbc to be sent as data except the LSB,MSB bytes are sent as command and data 32'hbcc4bc81 to be sent as data except the 2<sup>nd</sup> & 4<sup>th</sup> bytes are sent as command:



18. Check data 32'hbcc4bcbc to be sent as command except the 3<sup>rd</sup> byte is sent as data and data 32'hbcbcdd81 to be sent as MSB 2-bytes as command and LSB 2-bytes are sent as Data:



19. Check data 32'hbcbcddbc to be sent as command except 2<sup>nd</sup> byte is sent as data and data 32'hbcbcbcbc to be sent all as command:



20. Check data 32'hbcbcbc81 to be sent as command except the LSB byte is sent as data:



#### **UVM Report:**

```
UVM_INFO writing_src/wwm-1.id/src/base/www_objection.swh(1267) @ 1014100: reporter [TEST_DOWE] 'run' phase is ready to proceed to the 'extract' phase

UVM_INFO my_scoreboard.swh(258) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 996

UVM_INFO my_scoreboard.swh(260) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] ERROR_COUNT = 996

UVM_INFO my_scoreboard.swh(261) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 996

UVM_INFO my_scoreboard.swh(261) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 0

UVM_INFO my_scoreboard.swh(261) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 459

UVM_INFO my_scoreboard.swh(261) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 1

UVM_INFO my_scoreboard.swh(261) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 4596

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 4596

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 0

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 0

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 0

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] CORRECT_COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] COUNT = 10

UVM_INFO my_scoreboard.swh(263) @ 2014100: www_test_top.env.scoreboard [MY_SCOREBOARD] COUN
```

#### **Coverage Reports:**

#### 1. Functional Coverage:

```
option.comment=
option.at_least=1
option.auto_bin_max=64
option.cross_num_print_missing=0
option.detect overlap=0
option.per_instance=0
option.get_inst_coverage=0
Coverpoint RST_cp
                                                    100.00%
                                                                   100
                                                                                     Covered
    covered/total bins:
                                                          3
                                                                     3
    missing/total bins:
                                                   100.00%
                                                                   100
    % Hit:
    option.weight=1
    option.goal=100
    option.comment=
    option.at_least=1
    option.auto bin max=64
    option.detect_overlap=0
    bin rst_one
                                                     399979
                                                                                      Covered
                                                                                      Covered
    bin rst zero
                                                                     1
                                                          1
    bin rst_zero_one
                                                                                      Covered
```

TOTAL COVERGROUP COVERAGE: 100.00% COVERGROUP TYPES: 3



### 2. Code coverage:

| Code_coverage :              |         |         |        |          |
|------------------------------|---------|---------|--------|----------|
| Coverage Report Summary Data | by file |         |        |          |
|                              |         |         |        |          |
| === File: Clock_Div.v        |         |         |        |          |
|                              |         | ======= |        |          |
| Enabled Coverage             | Bins    | Hits    | Misses | Coverage |
| Branches                     | 3       | 3       | 0      | 100.00%  |
| Conditions                   | 1       | 1       | 0      | 100.00%  |
| Statements                   | 7       | 7       | 0      | 100.00%  |
| Toggles                      | 50      | 15      | 35     | 30.00%   |
|                              |         |         |        |          |
| === File: Encoding.v         |         |         |        |          |
| Enabled Coverage             | Bins    | Hits    |        | Coverage |
| Toggles                      | 84      | 83      | 1      | 98.80%   |
|                              |         |         |        |          |
| File: FSM_RD.v               |         |         |        |          |
| Enabled Coverage             | Bins    | Hits    |        | Coverage |
| Branches                     | 13      | 10      |        | 76.92%   |
| Statements                   | 16      | 13      | 3      | 81.25%   |
| Toggles                      | 74      | 73      | 1      | 98.64%   |
|                              |         |         |        |          |
| === File: GasKet.v           |         |         |        |          |
| Enabled Coverage             | Bins    | Hits    |        | Coverage |
| Branches                     | 21      | 15      |        | 71.42%   |
| Conditions                   | 5       | 3       | 2      | 60.00%   |
| Statements                   | //9     | 35      | 1/1    | 71 /12%  |
|                              |         |         |        |          |

| <u>F</u> ile <u>E</u> dit F <u>o</u> rmat <u>V</u> iew <u>H</u> elp |      |      |        |          |         |
|---------------------------------------------------------------------|------|------|--------|----------|---------|
|                                                                     |      |      |        |          |         |
| === File: my_sequence_item.svh                                      |      |      |        |          |         |
| Enabled Coverage                                                    | Bins | Hits |        | Coverage |         |
|                                                                     |      |      |        |          |         |
| Branches                                                            | 10   | 0    | 10     | 0.00%    |         |
| Conditions                                                          | 2    | 0    | 2      | 0.00%    |         |
| Statements                                                          | 11   | 2    | 9      | 18.18%   |         |
|                                                                     |      |      |        |          |         |
| === File: my_sequencer.svh                                          |      |      |        |          |         |
| Enabled Coverage                                                    | Bins | Hits | Misses | Coverage |         |
| Statements                                                          | 5    | 2    | 3      | 40.00%   |         |
| === File: my_test.svh                                               |      |      |        |          |         |
| ======================================                              | 11e. |      |        |          |         |
| Enabled Coverage                                                    | Bins | Hits | Misses | Coverage |         |
| Branches                                                            | 10   | 4    |        | 40.00%   |         |
| Statements                                                          | 16   | 13   | _      | 81.25%   |         |
|                                                                     |      |      |        |          |         |
| === File: top.sv                                                    |      |      |        |          |         |
|                                                                     |      |      |        |          | ======= |
| Enabled Coverage                                                    | Bins | Hits | Misses | Coverage |         |
| Statements                                                          | 15   | 15   | 9      | 100.00%  |         |
| 2 ca cements                                                        | 10   | 13   | 0      | 100.00%  |         |

Total Coverage By File (code coverage only, filtered view): 75.98%

| References                                                                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1) Universal Serial Bus 3.1 Specification <a href="https://drive.google.com/file/d/1ZBBd8OX6Sc8p1ben5k2sk_4LWaJ1RjEU/view">https://drive.google.com/file/d/1ZBBd8OX6Sc8p1ben5k2sk_4LWaJ1RjEU/view</a>                   |
| 2) PHY Interface For the PCI Express* and USB 3.0 Architectures <a href="https://drive.google.com/file/d/12g_6AZ4udsnUtlb2bJfPL_TDmbZ_JZ/view">https://drive.google.com/file/d/12g_6AZ4udsnUtlb2bJfPL_TDmbZ_JZ/view</a> |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                         |