## **Report Generated by Test Manager**

Title: Testing\_Report
Author: Hassan Mohamed
Date: 15-Feb-2025 14:35:45

## Summary

Name Outcome Duration (Seconds)

## **TC\_1**

### **Test Result Information**

Result Type: Test Case Result

Parent: None

Start Time: 15-Feb-2025 14:32:52 End Time: 15-Feb-2025 14:33:09

Outcome: Passed

#### **Test Case Information**

Name: TC\_1

Type: Baseline Test

**Aggregated Coverage Results** 

| Analyzed Model    | Sim Mode | Complexity | Decision | Condition | Execution |
|-------------------|----------|------------|----------|-----------|-----------|
| wipr_crtl_sys_mdl | Normal   | 20         | 96%      | 83%       | 100%      |

### **Verify Result**

| Name                                                            | Link to Plo<br>t |
|-----------------------------------------------------------------|------------------|
| Test Sequence/step_1:verify(Wipr_Pwm_Duty_Cyc == 0)             | <u>Link</u>      |
| Test Sequence/step_1:verify(Wipr_Act == false)                  | Link             |
| Test Sequence/step_3:verify(Wipr_Pwm_Duty_Cyc == single(0.4))   | Link             |
| Test Sequence/step_3:verify(Wipr_Act == true)                   | <u>Link</u>      |
| Test Sequence/step_5:verify(Wipr_Pwm_Duty_Cyc == single(0.7))   | Link             |
| Test Sequence/step_5:verify(Wipr_Act == true)                   | Link             |
| Test Sequence/step_7:verify(Wipr_Pwm_Duty_Cyc == 0)             | Link             |
| Test Sequence/step_7:verify(Wipr_Act == 0)                      | Link             |
| Test Sequence/step_9:verify(Wipr_Pwm_Duty_Cyc == single(0.45))  | Link             |
| Test Sequence/step_9:verify(Wipr_Act == 1)                      | Link             |
| Test Sequence/step_11:verify(Wipr_Pwm_Duty_Cyc == single(0.65)) | Link             |
| Test Sequence/step_11:verify(Wipr_Act == 1)                     | Link             |
| Test Sequence/step_13:verify(Wipr_Pwm_Duty_Cyc == 0)            | Link             |
| Test Sequence/step_13:verify(Wipr_Act == 0)                     | <u>Link</u>      |



Back to Report SummaryBack to Signal Summary





Back to Report SummaryBack to Signal Summary

# Name ✓ Test Sequence/step\_5:verify(Wipr\_Pwm\_Duty\_Cyc == single(0.7)) ✓ Test Sequence/step\_5:verify(Wipr\_Act == true)



Back to Report SummaryBack to Signal Summary

Name

Test Sequence/step\_7:verify(Wipr\_Pwm\_Duty\_Cyc == 0)

Test Sequence/step\_7:verify(Wipr\_Act == 0)



Back to Report SummaryBack to Signal Summary

# Name Test Sequence/step\_9:verify(Wipr\_Pwm\_Duty\_Cyc == single(0.45)) Test Sequence/step\_9:verify(Wipr\_Act == 1)



Back to Report SummaryBack to Signal Summary

# Name Test Sequence/step\_11:verify(Wipr\_Pwm\_Duty\_Cyc == single(0.65)) Test Sequence/step\_11:verify(Wipr\_Act == 1)



Back to Report SummaryBack to Signal Summary

Name

Test Sequence/step\_13:verify(Wipr\_Pwm\_Duty\_Cyc == 0)

Test Sequence/step\_13:verify(Wipr\_Act == 0)



Back to Report SummaryBack to Signal Summary

### **Simulation**

## **System Under Test Information**

Model: wipr\_crtl\_sys\_mdl

Harness: wipr\_crtl\_sys\_mdl\_Harness2

Harness Owner: wipr\_crtl\_sys\_mdl

Release: Current Simulation Mode: normal

Override SIL or PIL Mode: 0

Configuration Set: Configuration1

Start Time: 0 Stop Time: 10

Checksum: 531196555 3908021997 4280819077 4096374367

Simulink Version: 24.2 Model Version: 1.3

Model Author: Hassan Mohamed

Date: Sat Feb 15 14:20:00 2025

User ID: Hassan Mohamed

Model Path: F:\MyPractices\Simulink\Stateflow\Stateflow\_Fina

l\_Project\wipr\_crtl\_sys\_mdl.slx

Machine Name: DESKTOP-IS5IP5L Solver Name: FixedStepDiscrete

Solver Type: Fixed-Step

Fixed Step Size: 0.01

Simulation Start Time: 2025-02-15 14:32:55 Simulation Stop Time: 2025-02-15 14:33:05

Platform: PCWIN64

#### Simulation Logs:

Parameter precision loss occurred 6 times for 'Table' of 'wipr\_crtl\_sys\_mdl/Wiper\_System\_Controller/Chart/calcDuty\_cyc/PWM\_Table'. First occurrence: The original value of the parameter, 0.4, cannot be represented exactly using the run-time data type single. The value is quantized to 0.400000059604645. Quantization error occurred with an absolute difference of 5.960464455334602e-9 and a relative difference of 1.49011611383365e-08.

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step\_1' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

verify(Wipr\_Pwm\_Duty\_Cyc == 0);

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step\_3' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == single(0.4));
```

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step\_5' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == single(0.7));
```

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step 7' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == 0);
```

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step\_9' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == single(0.45));
```

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step 11' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == single(0.65));
```

Using the '==' operator to compare expressions of type single in the 'verify' statement can produce unexpected results.

Step 'step 13' in Test Sequence 'wipr\_crtl\_sys\_mdl\_Harness2/Test Sequence':

```
verify(Wipr_Pwm_Duty_Cyc == 0);
```

#### **Back to Report Summary**

Test Logs:

No baseline criteria evaluation performed as no baseline data is available for this test.

**Back to Report Summary**