# INTEGRATED CIRCUITS

# USER MANUAL



# P89LPC932

80C51 8-bit microcontroller with two-clock core 8 KB 3 V low-power Flash with 512-byte data EEPROM

2002 Nov 22





P89LPC932

# **Table of Contents**

| Gener  | l description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Pin co | figuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9  |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 12 |
| Specia | Function Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 15 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |
|        | Low speed oscillator option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|        | Medium speed oscillator option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|        | High speed oscillator option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|        | Clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|        | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 21 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 21 |
|        | External clock input option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|        | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|        | Oscillator Clock (OSCCLK) wakeup delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
|        | CPU Clock (CCLK) modification: DIVM register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|        | Low power select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|        | , 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 23 |
|        | O Company of the comp | 24 |
|        | nterrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|        | Interrupt priority structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|        | External Interrupt inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|        | External Interrupt pin glitch suppression                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|        | /O ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28 |
|        | Quasi-bidirectional output configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|        | Open drain output configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|        | Input-only configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|        | Push-pull output configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|        | Port 0 analog functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30 |
|        | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 31 |
|        | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 32 |
|        | Brownout Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 32 |
|        | Power-on Detection 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32 |
|        | Power reduction modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 33 |
|        | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36 |
|        | Reset vector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 37 |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 38 |
|        | Mode 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39 |
|        | Mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
|        | Mode 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |

| 80C51 8-bit microcontroller with two-clock core    |
|----------------------------------------------------|
| 8 KB 3 V low-power Flash with 512-byte data EEPROM |
| Mode 3                                             |
| Mode 6                                             |

P89LPC932

| Mode 3                                                           | <br>40   |
|------------------------------------------------------------------|----------|
| Mode 6                                                           | <br>40   |
| Timer Overflow toggle output                                     | <br>42   |
| Real-time Clock/System Timer                                     | <br>43   |
| Real-time Clock source                                           | <br>44   |
| Changing RTCS1-0                                                 | <br>44   |
| Real-time Clock interrupt/wake up                                | 44       |
| Reset sources affecting the Real-time Clock                      | 45       |
| Capture/Compare Unit (CCU)                                       | 46       |
| CCU Clock (CCUCLK)                                               | 46       |
| CCU Clock prescaling                                             | 46       |
| Basic timer operation                                            | 46       |
| Output compare                                                   | 48       |
| Input capture                                                    | 49       |
| PWM operation                                                    | 50       |
| Alternating Output Mode                                          | 52       |
| Synchronized PWM register update                                 | 52       |
| Halt                                                             | 53       |
| PLL operation                                                    | 53       |
| CCU interrupt structure                                          | 54       |
| JART                                                             | 58       |
| Mode 0                                                           | 58       |
| Mode 0                                                           | 58       |
| Mode 2                                                           | 58       |
| Mode 2                                                           | 58       |
|                                                                  |          |
| SFR space                                                        | 58<br>50 |
| Baud Rate Generator and selection                                | 58       |
| Updating the BRGR1 and BRGR0 SFRs                                | 59       |
| Framing Error                                                    | 60       |
| Break Detect                                                     | 60       |
| More about UART Mode 0                                           | 61       |
| More about UART Mode 1                                           | 62       |
| More about UART Modes 2 and 3                                    |          |
| Framing Error and RI in Modes 2 and 3 with SM2 = 1               | 63       |
| Break Detect                                                     | 63       |
| Double buffering                                                 | 64       |
| Double buffering in different modes                              | 64       |
| Transmit interrupts with double buffering enabled (Modes 1, 2 ar | 64 (     |
| The 9th bit (bit 8) in double buffering (Modes 1, 2 and 3)       | <br>65   |
| Multiprocessor communications                                    | <br>66   |
| Automatic address recognition                                    | <br>66   |
| 2C serial interface                                              | <br>68   |
| I2C Data register                                                | <br>69   |
| I2C Slave Address register                                       | <br>69   |
| I2C Control register                                             | <br>69   |

| 80C51 8-bit microcontroller with two-clock co      | re |
|----------------------------------------------------|----|
| 8 KB 3 V low-power Flash with 512-byte data EEPROM |    |

P89LPC932

|   | I2C Status register                               | 71  |
|---|---------------------------------------------------|-----|
|   | I2C SCL Duty Cycle registers I2SCLH and I2SCLL    |     |
|   | I2C operation mode                                |     |
|   | Master Transmitter Mode                           |     |
|   | Master Receiver Mode                              | 73  |
|   | Slave Receiver Mode                               |     |
|   | Slave Transmitter Mode                            |     |
|   |                                                   |     |
|   | Typical SPI configurations                        |     |
|   | Configuring the SPI                               |     |
|   | Additional considerations for a slave             |     |
|   | Additional considerations for a master            |     |
|   |                                                   |     |
|   | Write collision                                   |     |
|   | Data mode                                         |     |
|   | SPI clock prescaler select                        |     |
|   | Analog comparators                                |     |
| , | Comparator configuration                          |     |
|   | · · · · · · · · · · · · · · · · · · ·             |     |
|   |                                                   |     |
|   | Comparator interrupt                              |     |
|   | ·                                                 |     |
| ı | Comparator configuration example                  |     |
|   |                                                   |     |
| , | Watchdog timer                                    |     |
|   | Watchdog function                                 | 97  |
|   | Feed sequence                                     |     |
|   | Watchdog Control register (WDCON)                 |     |
|   | Watchdog Timer in Timer Mode                      | 101 |
|   | WDCLK = 0 and CPU power down                      | 101 |
|   | Switching of the Watchdog clock source            | 101 |
|   | Additional features                               | 102 |
|   | Software reset                                    | 102 |
|   | Dual Data Pointers                                | 102 |
|   | Data EEPROM                                       | 104 |
|   | Data EEPROM read                                  | 104 |
|   | Data EEPROM write                                 | 105 |
|   | Hardware reset                                    | 105 |
|   | Multiple writes to the DEEDAT register            | 105 |
|   | Sequence of writes to DEECON and DEEDAT registers | 105 |
|   | Data EEPROM Row Fill                              | 105 |
|   | Data EEPROM Block Fill                            | 105 |
|   | Flash program memory                              | 106 |
| ( | General description                               | 106 |
|   | Features                                          | 106 |
|   | ISP & IAP capabilities of the LPC932              | 106 |

| 80C51 8-bit microcontroller with two-clock core 8 KB 3 V low-power Flash with 512-byte data EEPROM | P89LPC932 |
|----------------------------------------------------------------------------------------------------|-----------|
| Flash organization                                                                                 | 106       |
| Flash programming and erase                                                                        |           |
| Boot ROM                                                                                           | 106       |
| Power-On reset code execution                                                                      | 107       |
| Hardware activation of the Boot Loader                                                             | 107       |
| In-System Programming (ISP)                                                                        |           |
| Using the In-System Programming                                                                    | 107       |
| In-Application Programming method                                                                  | 112       |
| User configuration bytes                                                                           | 116       |
| User security bytes                                                                                | 117       |
| Boot Vector                                                                                        |           |
| Boot Status                                                                                        |           |
| Index                                                                                              | 119       |
| Disclaimers                                                                                        |           |
| Licences                                                                                           | 126       |
| Contact information                                                                                | 126       |

P89LPC932

# **List of Figures**

| 28-Pin TSSOP Package                                                 | 9  |
|----------------------------------------------------------------------|----|
| 28-Pin PLCC Package                                                  |    |
| Logic symbol                                                         | 10 |
| Block diagram                                                        | 11 |
| Special Function Registers table                                     | 15 |
| On-chip RC oscillator TRIM register                                  | 21 |
| Using the crystal oscillator                                         | 21 |
| Block diagram of oscillator control                                  | 22 |
| LPC932 memory map                                                    | 23 |
| On-chip data memory usage                                            | 24 |
| Interrupt priority level                                             |    |
| Summary of interrupts                                                | 26 |
| Interrupt sources, interrupt enables, and power down wake-up sources | 27 |
| Number of I/O pins available                                         | 28 |
| Port output configuration settings                                   | 28 |
| Quasi-bidirectional output                                           | 29 |
| Open drain output                                                    | 29 |
| Input -only                                                          | 30 |
| Push-pull output                                                     | 30 |
| Port output configuration                                            |    |
| Brownout options                                                     | 32 |
| Power reduction modes                                                | 33 |
| Power Control register (PCON)                                        | 34 |
| Power Control register A (PCONA)                                     | 35 |
| Block diagram of Reset                                               | 36 |
| Reset Sources register                                               |    |
| Timer/Counter Mode Control register (TMOD)                           | 38 |
| Timer/Counter Auxiliary Mode Control register (TAMOD)                | 39 |
| Timer/Counter Control register (TCON)                                |    |
| Timer/Counter 0 or 1 in Mode 0 (13-bit counter)                      | 41 |
| Timer/Counter 0 or 1 in Mode 1 (16-bit counter)                      | 41 |
| Timer/Counter 0 or 1 in Mode 2 (8-bit auto-reload)                   | 41 |
| Timer/Counter 0 Mode 3 (two 8-bit counters)                          | 42 |
| Timer/Counter 0 or 1 in Mode 6 (PWM auto-reload)                     | 42 |
| Real-time Clock/System Timer block diagram                           | 43 |
| Real-time Clock/System Timer clock sources                           | 44 |
| RTCCON Register                                                      | 45 |
| Capture Compare Unit block diagram                                   | 46 |
| CCU Prescaler Control register                                       | 47 |
| CCU Control register 0                                               | 48 |
| Capture Compare Control register                                     | 49 |
| Event delay counter for input capture                                | 50 |
| Asymmetrical PWM. downcounting                                       |    |

| 80C51 8-bit microcontroller with two-clock core                               | P89LP0 | <b>C932</b> |
|-------------------------------------------------------------------------------|--------|-------------|
| 8 KB 3 V low-power Flash with 512-byte data EEPROM                            |        |             |
| Symmetrical PWM                                                               |        | 51          |
| Alternate Output Mode                                                         |        | 52          |
| Output Compare Pin Behavior                                                   |        | 52          |
| CCU Control register 1                                                        |        | 53          |
| Capture/Compare Unit interrupts                                               |        | 54          |
| CCU Interrupt Status Encode register                                          |        | 55          |
| CCU Interrupt Flag register                                                   |        | 56          |
| CCU Interrupt Control register                                                |        | 57          |
| SFR Locations for UARTs                                                       |        | 58          |
| BRGCON register                                                               |        | 59          |
| Baud rate generation for UART (Modes 1, 3)                                    |        | 59          |
| Baud rate generation for UART                                                 |        | 59          |
| Serial Port Control register (SCON)                                           |        | 60          |
| Serial Port Status register (SSTAT)                                           |        | 61          |
| Serial Port Mode 0 (double buffering must be disabled)                        |        | 62          |
| Serial Port Mode 1 (only single transmit buffering case is shown)             |        | 62          |
| Serial Port Mode 2 or 3 (only single transmit buffering case is shown)        |        | 63          |
| FE and RI when SM2 = 1 in Modes 2 and 3                                       |        | 63          |
| Transmission with and without double buffering                                |        | 65          |
| I2C-bus configuration                                                         |        | 68          |
| I2C Data register                                                             |        | 69          |
| I2C Slave Address register                                                    |        | 69          |
| I2C Control register                                                          |        | 70          |
| I2C Status register                                                           |        | 71          |
| I2C clock rates selection                                                     |        | 71          |
| Format in the Master Transmitter Mode                                         |        | 73          |
| Format of Master Receiver Mode                                                |        | 73          |
| A Master Receiver switches to Master Transmitter after sending Repeated Start |        | 73          |
| Format of Slave Receiver Mode                                                 |        | 74          |
| Format of Slave Transmitter Mode                                              |        | _           |
| I2C-bus serial interface block diagram                                        |        | 76          |
| Master Transmitter Mode                                                       |        | 77<br>      |
| Master Receiver Mode                                                          |        | 78          |
| Slave Receiver Mode                                                           |        | 79          |
| Slave Transmitter Mode                                                        |        | 82          |
| SPI block diagram                                                             |        | 84          |
| SPI Control register                                                          |        | 85          |
| SPI Status register definition                                                |        | 86          |
| SPI Data register                                                             |        | 86          |
| SPI single master single slave configuration                                  |        | 86          |
| SPI dual device configuration, where either can be a master or a slave        |        | 87          |
| SPI single master multiple slaves configuration                               |        | 87          |
| SPI master and slave selection                                                |        | 88          |
| SPI slave transfer format with CPHA = 0                                       |        | 89          |
| SPI slave transfer format with CPHA = 1                                       |        | 90          |

| 80C51 8-bit microcontroller with two-clock core  8 KB 3 V low-power Flash with 512-byte data EEPROM | C932 |
|-----------------------------------------------------------------------------------------------------|------|
| SPI master transfer format with CPHA = 0                                                            | 90   |
| SPI master transfer format with CPHA = 1                                                            | 91   |
| Comparator control registers (CMP1 and CMP2)                                                        | 92   |
| Comparator input and output connections                                                             | 93   |
| Comparator configurations                                                                           | 94   |
| Keypad Pattern register                                                                             | 95   |
| Keypad Control register                                                                             | 95   |
|                                                                                                     | 96   |
| Keypad Interrupt Mask register (KBM)                                                                | 97   |
| Watchdog timer configuration                                                                        | 98   |
| Watchdog Prescaler                                                                                  |      |
| Watchdog Timer Control register                                                                     | 99   |
| Watchdog Timer in Watchdog Mode (WDTE = 1)                                                          | 100  |
| LPC932 Watchdog timeout values                                                                      | 100  |
| Watchdog Timer in Timer Mode (WDTE = 0)                                                             | 101  |
| AUXR1 register                                                                                      | 102  |
| Data EEPROM Control register                                                                        | 104  |
| Forcing ISP Mode                                                                                    | 107  |
| In-System Programming (ISP) hex record formats                                                      | 108  |
| IAP function calls                                                                                  | 112  |
| Flash User Configuration Byte 1 (UCFG1)                                                             | 116  |
| User sector Security Bytes (SEC0,, SEC7)                                                            | 117  |
| Boot Vector (BOOTVEC)                                                                               | 117  |
| Boot Status (BOOTSTAT)                                                                              | 118  |

P89LPC932

# **General description**

The LPC932 is a single-chip microcontroller designed for applications demanding high-integration, low cost solutions over a wide range of performance requirements. The LPC932 is based on a high performance processor architecture that executes instructions in two to four clocks, six times the rate of standard 80C51 devices. Many system level functions have been incorporated into the LPC932 in order to reduce component count, board space, and system cost.

# Pin configuration



Figure 1: 28-Pin TSSOP Package



Figure 2: 28-Pin PLCC Package



Figure 3: Logic symbol



Figure 4: Block diagram

# Pin descriptions

| Fig. 167 28-   Pino   Pino   Port 0     | MNEMONIC    | PIN NO. | TYPF  | NAME AND FUNCTION                                                               |                                                                             |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|-------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| PO.0 - PO.7   Port 0; Port 0; Port 0; Saspe   Port 0; Saspe   Port 0; Port 0; Saspe    |             |         |       |                                                                                 |                                                                             |  |  |
| P0.0 - P0.7 2, 26, 25, 24, 23, 24, 24, 24, 24, 24, 24, 24, 24, 24, 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |         |       |                                                                                 |                                                                             |  |  |
| 24, 23, 22, 20, 19 19 19 19 10 19 10 10 10 10 10 10 10 10 10 10 10 10 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D0.0 D0.7   |         | 1/0   | Dort O. Dor                                                                     | t 0 is an 9 hit 1/0 next with a year configurable output type. During react |  |  |
| disabled. The operation of port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to the section on I/O port configuration and the DC Electrical Characteristics in the Data Sheet for details.  The Keypad Interrupt feature operates with port 0 pins. All pins have Schmitt triggered inputs. Port 0 also provides various special functions as described below.  3 I/O P0.0 Port 0 bit 0. CMP2 Comparator 2 output. KBI0 Keyboard Input 0. P0.1 Port 0 bit 1. CIN2B Comparator 2 positive input B. KBI1 Keyboard Input 1.  25 I/O P0.2 Port 0 bit 2. I CIN2A Comparator 2 positive input A. KBI2 Keyboard Input 2.  24 I/O P0.3 Port 0 bit 3. I CIN1B Comparator 1 positive input B. KBI3 Keyboard Input 2.  24 I/O P0.4 Port 0 bit 4. I CIN1B Comparator 1 positive input B. KBI3 Keyboard Input 3.  23 I/O P0.4 Port 0 bit 4. I CIN1B Comparator 1 positive input B. KBI3 Keyboard Input 3.  24 I/O P0.5 Port 0 bit 5. CMPREFComparator reference (negative) input. KBI4 Keyboard Input 5.  25 I/O P0.5 Port 0 bit 5. CMPREFCOmparator reference (negative) input. KBI5 Keyboard Input 6.  26 I/O P0.7 Port 0 bit 7. T1 Timer/counter 1 external count input or overflow output. KBI6 Keyboard Input 6.  27 I/O P0.7 Port 0 bit 7. T1 Timer/counter 1 external count input or overflow output. KBI6 Keyboard Input 6. P1.7), I/O port 1 is an 8-bit I/O port with a user-configurable output type, except for three pins as noted below. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable port 1 pins are programmed independently. Refer to the section on P1.5, I/O port configuration and the DC Electrical Characteristics in the Data Sheet for details. P1.2 - P1.3 are open drain when used as outputs. P1.5 is input only. P1.5 All pins have Schmitt triggered inputs. P1.6 P1.7 P1.0 Port 1.5 and 5.0 P1.7 P1.7 P1.8 P1.8 P1.5 P1.1 P1.8 P1.8 P1.8 P1.1 P1.8 P1.8 P1.1 P1.8 P1.8                                                              | P0.0 - P0.7 |         | 1/0   |                                                                                 |                                                                             |  |  |
| section on I/O port configuration and the DC Electrical Characteristics in the Data Sheet for details.  The Keypad Interrupt feature operates with port 0 pins.  All pins have Schmitt triggered inputs. Port 0 also provides various special functions as described below.  3 I/O P0.0 Port 0 bit 0.  CMP2 Comparator 2 output.  KBI0 Keyboard Input 0.  26 I/O P0.1 Port 0 bit 1.  25 I/O P0.2 Port 0 bit 2.  CIN2B Comparator 2 positive input B.  KBI1 Keyboard Input 1.  25 I/O P0.2 Port 0 bit 2.  CIN2A Comparator 2 positive input A.  KBI2 Keyboard Input 2.  24 I/O P0.3 Port 0 bit 3.  CIN1B Comparator 1 positive input B.  KBI3 Keyboard Input 3.  23 I/O P0.4 Port 0 bit 4.  CIN1A Comparator 1 positive input A.  KBI4 Keyboard Input 4.  25 I/O P0.5 Port 0 bit 5.  CMPREFComparator reference (negative) input.  KBI5 Keyboard Input 5.  20 I/O P0.6 Port 0 bit 6.  CMPTEFComparator 1 output.  KBI5 Keyboard Input 6.  20 I/O P0.6 Port 0 bit 7.  I/O P0.7 Port 0 bit 7.  T1 Timer/counter 1 external count input or overflow output.  KBI6 Keyboard Input 6.  P1.7), I/O Port 1 is an 8-bit I/O port with a user-configurable output type, except for three pins as noted below. During reset Port 1 latches are configurable or only mode with the internal pull-up disabled. The operation of the configurable or 1 input on only mode with the internal pull-up disabled. The operation of the configurable or 1 input on only mode with the internal pull-up disabled. The operation of the configurable or 1 input on only mode with the internal pull-up disabled. The operation of the configurable or 1 input on only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable or 1 input only mode with the internal pull-up disabled. The operation of the configurable or 1 input only in the port only input on |             |         |       |                                                                                 |                                                                             |  |  |
| Sheet for details.  The Keypad Interrupt feature operates with port 0 pins. All pins have Schmitt triggered inputs. Port 0 also provides various special functions as described below.  3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             | 19      |       | configuration selected. Each port pin is configured independently. Refer to the |                                                                             |  |  |
| The Keypad Interrupt feature operates with port 0 pins. All pins have Schmitt triggered inputs. Port 0 also provides various special functions as described below.  3 I/O P0.0 Port 0 bit 0. O CMP2 Comparator 2 output. I KBI0 Keyboard Input 0. Port 0 bit 1.  26 I/O P0.1 Port 0 bit 1.  27 I/O P0.2 Port 0 bit 2. I CIN2B Comparator 2 positive input B. I KBI1 Keyboard Input 1.  28 I/O P0.2 Port 0 bit 2. I CIN2A Comparator 1 positive input A. I KBI2 Keyboard Input 2.  29 I/O P0.3 Port 0 bit 3. I CIN1B Comparator 1 positive input B. I KBI3 Keyboard Input 3.  20 I/O P0.4 Port 0 bit 4. I CIN1A Comparator 1 positive input A. I KBI4 Keyboard Input 4.  21 I/O P0.5 Port 0 bit 5. I CMPREFComparator reference (negative) input. I KBI5 Keyboard Input 5. Port 0 bit 6.  20 I/O P0.6 Port 0 bit 6. C CMP1 Comparator 1 output. I KBI6 Keyboard Input 6. P1.7 I/O T1. Timer/counter 1 external count input or overflow output. I KBI7 Keyboard Input 7.  P1.0 - P1.7 18, 17, 1/O P0.7 Port 0 bit 7. I T1 Timer/counter 1 external count input or overflow output. I KBI7 Keyboard Input 7.  P1.0 - P1.7 18, 17, 1/O P1.1 is an 8-bit I/O port with a user-configurable output type, except for three pins as noted below. During reset Port 1 latches are configured in the input 1 pins as inputs and outputs depends upon the port configuration selected. Each of P1.7 I/O I/O port configuration and the DC Electrical Characteristics in the Data Sheet for P1.5 I/O P1.0 P0.1 bit 0.  P1.0 P1.1 also provides various special functions as described below. P1.5 I/O P1.1 bit 0. P1.0 P0.1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         |       |                                                                                 |                                                                             |  |  |
| All pins have Schmitt triggered inputs. Port 0 also provides various special functions as described below.    1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |         |       |                                                                                 |                                                                             |  |  |
| Port 0 also provides various special functions as described below.    1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |         |       |                                                                                 |                                                                             |  |  |
| 3   I/O   P0.0   Port 0 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |       | -                                                                               |                                                                             |  |  |
| CMP2   Comparator 2 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         | 1/0   |                                                                                 | •                                                                           |  |  |
| RBI0   Keyboard Input 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             | 3       |       |                                                                                 |                                                                             |  |  |
| Post      |             |         | _     |                                                                                 |                                                                             |  |  |
| CIN2B   Comparator 2 positive input B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             | 26      |       |                                                                                 |                                                                             |  |  |
| Comparator 1 positive input A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 20      |       |                                                                                 |                                                                             |  |  |
| 25 I/O P0.2 Port 0 bit 2. CIN2A Comparator 2 positive input A. KBI2 Keyboard Input 2.  24 I/O P0.3 Port 0 bit 3. CIN1B Comparator 1 positive input B. KBI3 Keyboard Input 3.  23 I/O P0.4 Port 0 bit 4. CIN1A Comparator 1 positive input A. KBI4 Keyboard Input 4.  22 I/O P0.5 Port 0 bit 5. CMPREFComparator reference (negative) input. KBI5 Keyboard Input 5.  20 I/O P0.6 Port 0 bit 6. CMP1 Comparator 1 output. KBI6 Keyboard Input 6.  20 I/O P0.7 Port 0 bit 7. T1 Timer/counter 1 external count input or overflow output. KBI7 Keyboard Input 7.  P1.0 - P1.7 18, 17, 1/O 1, 6, 5, 4 P1.4, P1.6. P1.7, I (for P1.5) P1.0 P1.0 P1.0 P1.0 P1.0 P1.0 P1.5 P1.3 are open drain when used as outputs. P1.5 is input only. All pins have Schmitt triggered inputs. Port 1 also provides various special functions as described below.  P1.0 P1.0 P0.1 bit 0. P1.0 P0.1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |         | '     |                                                                                 |                                                                             |  |  |
| CIN2A   KBI2   Keyboard Input 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             | 25      | I/O   |                                                                                 |                                                                             |  |  |
| I   KBI2   Keyboard Input 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         | _     |                                                                                 |                                                                             |  |  |
| 24    I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         | 1     |                                                                                 |                                                                             |  |  |
| I   KBI3   Keyboard Input 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | 24      | I/O   | P0.3                                                                            | <u> </u>                                                                    |  |  |
| 23    I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         | 1     | CIN1B                                                                           | Comparator 1 positive input B.                                              |  |  |
| CIN1A   Comparator 1 positive input A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         | 1     | KBI3                                                                            | Keyboard Input 3.                                                           |  |  |
| I KBI4 Keyboard Input 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             | 23      | I/O   | P0.4                                                                            | Port 0 bit 4.                                                               |  |  |
| 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |         | I     | CIN1A                                                                           | Comparator 1 positive input A.                                              |  |  |
| CMPREFComparator reference (negative) input.   KBI5   Keyboard Input 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |         | I     | KBI4                                                                            | Keyboard Input 4.                                                           |  |  |
| CMP1   Comparator 1 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             | 22      | I/O   |                                                                                 |                                                                             |  |  |
| 20 I/O P0.6 Port 0 bit 6. O CMP1 Comparator 1 output. KBI6 Keyboard Input 6.  19 I/O P0.7 Port 0 bit 7. T1 Timer/counter 1 external count input or overflow output. KBI7 Keyboard Input 7.  P1.0 - P1.7 18, 17, I/O 12, 11, (for 10, 6, 5, P1.0-4 P1.4, P1.6-P1.7), I (for P1.7), I (for P1.5)  A P1.6 P1.7   All pins have Schmitt triggered inputs. Port 1 also provides various special functions as described below.  18 I/O P1.0 Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         | I     |                                                                                 |                                                                             |  |  |
| P1.0 - P1.7  P1.0 - P1.7  P1.6 - P1.6 - P1.7   I (for P1.7)   I (for P1.5)   I (f |             |         | 1     |                                                                                 | <u> </u>                                                                    |  |  |
| I   KBI6   Keyboard Input 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | 20      |       |                                                                                 |                                                                             |  |  |
| 19 I/O I/O T1 Timer/counter 1 external count input or overflow output.    P1.0 - P1.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |         | 0     |                                                                                 | ·                                                                           |  |  |
| P1.0 - P1.7    18, 17, 10, (for 10, 6, 5, P1.0 - P1.6 - P1.7), I (for P1.7), I (for P1.7), I (for P1.7), I (for P1.5)    18, 17, 10, (for P1.0 - P1.4, P1.6 - P1.6 - P1.7), I (for |             | 40      | 1/0   |                                                                                 |                                                                             |  |  |
| P1.0 - P1.7  18, 17, 10, (for 10, 6, 5, 4 P1.6-P1.7), I (for P1.7), I (for P1.7), I (for P1.7), I (for P1.7), I (for P1.5)  18, 17, 17, 18, 17, 19, I (for P1.6-P1.7), I (for P1.5)  19, 10, 10, 10, 10, 10, 10, 10, 10, 10, 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 19      |       | _                                                                               |                                                                             |  |  |
| P1.0 - P1.7  18, 17, 1/O 12, 11, 10, 6, 5, 4  P1.0-P1.7  4  P1.6-P1.7, I (for P1.7), I (for P1.5)  1 (for P1.7), I (for P1.5)  1 (for P1.5)  1 (for P1.6-P1.7), I (for P1.5)  1 (for P1.5)  2 (for three pins as noted below. During reset Port 1 latches are configurable output type, except for three pins as noted below. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable output type, except for three pins as noted below. During reset Port 1 latches are configured in the input only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation of the configurable port only mode with the internal pull-up disabled. The operation only mode wit |             |         | 1/0   |                                                                                 |                                                                             |  |  |
| 12, 11, (for 10, 6, 5, P1.0- P1.4, P1.6- P1.7), I (for P1.5)  12, 11, (for P1.0- P1.7), I (for P1.5)  13, 10, 6, 5, P1.0- P1.7), I (for P1.5)  14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P1 0 - P1 7 | 18 17   | 1/0   |                                                                                 | ,                                                                           |  |  |
| 10, 6, 5, 4 P1.0- P1.4, P1.6- P1.7), I (for P1.5) P1.5) P1.6 P1.7) P1.7) P1.6- P1.7) P1.8 P1.8 P1.9 P1.9 P1.9 P1.9 P1.9 P1.9 P1.9 P1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 1.0 1 1.7 |         |       |                                                                                 |                                                                             |  |  |
| P1.6- P1.7), I (for P1.5) P1.5)  He configurable port pins are programmed independently. Refer to the section on the DC Electrical Characteristics in the Data Sheet for details. P1.2 - P1.3 are open drain when used as outputs. P1.5 is input only. All pins have Schmitt triggered inputs. Port 1 also provides various special functions as described below.  P1.0  |             |         | P1.0- | only mode                                                                       | with the internal pull-up disabled. The operation of the configurable port  |  |  |
| P1.7), I/O port configuration and the DC Electrical Characteristics in the Data Sheet for details. P1.2 - P1.3 are open drain when used as outputs. P1.5 is input only.  All pins have Schmitt triggered inputs.  Port 1 also provides various special functions as described below.  18 I/O P1.0 Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 4       |       |                                                                                 |                                                                             |  |  |
| I (for P1.5) details. P1.2 - P1.3 are open drain when used as outputs. P1.5 is input only.  All pins have Schmitt triggered inputs.  Port 1 also provides various special functions as described below.  18 I/O P1.0 Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |         |       |                                                                                 |                                                                             |  |  |
| P1.5) All pins have Schmitt triggered inputs. Port 1 also provides various special functions as described below.  18 I/O P1.0 Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         |       |                                                                                 |                                                                             |  |  |
| Port 1 also provides various special functions as described below.  18 I/O P1.0 Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |       |                                                                                 |                                                                             |  |  |
| 18 I/O <b>P1.0</b> Port 1 bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |         |       | •                                                                               |                                                                             |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 18      | I/O   |                                                                                 | ·                                                                           |  |  |
| Transmitter output for the serial port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |         | 0     | TxD                                                                             | Transmitter output for the serial port.                                     |  |  |
| () Typ Ironomitton as the control worth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             | 18      | I/O   | Port 1 also                                                                     | provides various special functions as described below.  Port 1 bit 0.       |  |  |

P89LPC932

| MNEMONIC    | PIN NO.            | TYPE | NAME AND FUNCTION |                                                                                                                                                |  |
|-------------|--------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             | for 28-            |      |                   |                                                                                                                                                |  |
|             | PinDIP/<br>SSOP    |      |                   |                                                                                                                                                |  |
|             | 17                 | I/O  | P1.1              | Port 1 bit 1.                                                                                                                                  |  |
|             |                    | 1    | RxD               | Receiver input for the serial port.                                                                                                            |  |
|             | 12                 | I/O  | P1.2              | Port 1 bit 2. (Open-drain when used as an output)                                                                                              |  |
|             |                    | I/O  | T0                | Timer/counter 0 external count input or overflow output. (Open-drain                                                                           |  |
|             |                    |      |                   | when used as outputs)                                                                                                                          |  |
|             |                    | I/O  | SCL               | I <sup>2</sup> C serial clock input/output.                                                                                                    |  |
|             | 11                 | ı    | P1.3              | Port 1 bit 3. (Open-drain when used as an output)                                                                                              |  |
|             |                    | ı    | INT0              | External interrupt 0 input.                                                                                                                    |  |
|             |                    | I/O  | SDA               | I <sup>2</sup> C serial data input/output.                                                                                                     |  |
|             | 10                 | I    | <u>P1.4</u>       | Port 1 bit 4.                                                                                                                                  |  |
|             |                    | - 1  | INT1              | External interrupt 1 input.                                                                                                                    |  |
|             | 6                  |      | P1.5              | Port 1 bit 5. (Input only)                                                                                                                     |  |
|             |                    | I    | RST               | External Reset input during power-on or if selected via UCFG1. When functioning as a reset input a low on this pin resets the microcontroller, |  |
|             |                    |      |                   | causing I/O ports and peripherals to take on their default states, and                                                                         |  |
|             |                    |      |                   | the processor begins execution at address 0. Also used during a                                                                                |  |
|             |                    |      |                   | power-on sequence to force In-System Programming mode.                                                                                         |  |
|             | 5                  | I/O  | P1.6              | Port 1 bit 6.                                                                                                                                  |  |
|             |                    | 0    | OCB               | Output Compare B.                                                                                                                              |  |
|             | 4                  | I/O  | P1.7              | Port 1 bit 7.                                                                                                                                  |  |
|             |                    | 0    | occ               | Output Compare C.                                                                                                                              |  |
| P2.0 - P2.7 | 1, 2, 13,          | I/O  |                   | 2 is a 8-bit I/O port with a user-configurable output type. During reset                                                                       |  |
|             | 14, 15,<br>16, 27, |      |                   | es are configured in the input only mode with the internal pull-up<br>the operation of port 2 pins as inputs and outputs depends upon the port |  |
|             | 28                 |      |                   | n selected. Each port pin is configured independently. Refer to the                                                                            |  |
|             |                    |      | section on I/     | O port configuration and the DC Electrical Characteristics in the Data                                                                         |  |
|             |                    |      | Sheet for de      | tails. All pins have Schmitt triggered inputs.                                                                                                 |  |
|             |                    |      | Port 2 also p     | provides various special functions as described below.                                                                                         |  |
|             | 1                  | I/O  | P2.0              | Port 2 bit 0.                                                                                                                                  |  |
|             |                    | I    | ICB               | Input capture B.                                                                                                                               |  |
|             | 2                  | I/O  | P2.1              | Port 2 bit 1.                                                                                                                                  |  |
|             |                    | 0    | OCD               | Output compare D.                                                                                                                              |  |
|             | 13                 | I/O  | P2.2              | Port 2 bit 2.                                                                                                                                  |  |
|             |                    | I/O  | MOSI              | SPI master out slave in. When configured as master, this pin is output, when configured as slave, this pin is input.                           |  |
| -           | 14                 | I/O  | P2.3              | Port 2 bit 3.                                                                                                                                  |  |
|             | 17                 | I/O  | MISO              | SPI master in slave out. When configured as master, this pin is input,                                                                         |  |
|             |                    | 1/0  | 141100            | when configured as slave, this pin is output.                                                                                                  |  |
|             | 15                 | I/O  | P2.4              | Port 2 bit 4.                                                                                                                                  |  |
|             |                    | I    | SS                | SPI Slave select.                                                                                                                              |  |
|             | 16                 | I/O  | P2.5              | Port 2 bit 5.                                                                                                                                  |  |
|             |                    | I/O  | SPICLK            | SPI clock. When configured as master, this pin is output, when                                                                                 |  |
|             |                    |      |                   | configured as slave, this pin is input.                                                                                                        |  |
|             | 27                 | I/O  | P2.6              | Port 2 bit 6.                                                                                                                                  |  |
|             |                    | 0    | OCA               | Output compare A                                                                                                                               |  |

P89LPC932

| MNEMONIC                                                                                                                                                         | PIN NO.<br>for 28-<br>PinDIP/<br>SSOP | TYPE                                                                                                                                                                                                                                                                                                                                                                       | NAME AND                                                           | FUNCTION                                                                                                                                                                                                                                                                                                              |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                  | 28                                    | I/O                                                                                                                                                                                                                                                                                                                                                                        | P2.7                                                               | Port 2 bit 7.                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                  |                                       | I                                                                                                                                                                                                                                                                                                                                                                          | ICA                                                                | Input capture A                                                                                                                                                                                                                                                                                                       |  |
| Port 3 latches are configured in the input only mode disabled. The operation of port 3 pins as inputs and configuration selected. Each port pin is configured in |                                       | 3 is an 2-bit I/O port with a user-configurable output type. During reset es are configured in the input only mode with the internal pull-up ne operation of port 3 pins as inputs and outputs depends upon the port in selected. Each port pin is configured independently. Refer to the I/O port configuration and the DC Electrical Characteristics in the Data etails. |                                                                    |                                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                  |                                       |                                                                                                                                                                                                                                                                                                                                                                            | All pins have                                                      | e Schmitt triggered inputs.                                                                                                                                                                                                                                                                                           |  |
|                                                                                                                                                                  |                                       |                                                                                                                                                                                                                                                                                                                                                                            | Port 3 also provides various special functions as described below: |                                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                  | 9                                     | I/O                                                                                                                                                                                                                                                                                                                                                                        | P3.0                                                               | Port 3 bit 0.                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                  |                                       | 0                                                                                                                                                                                                                                                                                                                                                                          | XTAL2                                                              | Output from the oscillator amplifier (when a crystal oscillator option is selected via the FLASH configuration).                                                                                                                                                                                                      |  |
|                                                                                                                                                                  |                                       | 0                                                                                                                                                                                                                                                                                                                                                                          | CLKOU <sup>.</sup>                                                 | TCPU clock divided by 2 when enabled via SFR bit (ENCLK - TRIM.6). It can be used if the CPU clock is the internal RC oscillator, watchdog oscillator or external clock input, except when XTAL1/XTAL2 are used to generate clock source for the Real-time Clock/System Timer.                                        |  |
|                                                                                                                                                                  | 8                                     | I/O                                                                                                                                                                                                                                                                                                                                                                        | P3.1                                                               | Port 3 bit 1.                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                  |                                       | I                                                                                                                                                                                                                                                                                                                                                                          | XTAL1                                                              | Input to the oscillator circuit and internal clock generator circuits (when selected via the FLASH configuration). It can be a port pin if internal RC oscillator or watchdog oscillator is used as the CPU clock source, AND if XTAL1/XTAL2 are not used to generate the clock for the Real-time Clock/System Timer. |  |
| V <sub>SS</sub>                                                                                                                                                  | 7                                     | I                                                                                                                                                                                                                                                                                                                                                                          | Ground: 0\                                                         | / reference.                                                                                                                                                                                                                                                                                                          |  |
| V <sub>DD</sub>                                                                                                                                                  | 21                                    | I                                                                                                                                                                                                                                                                                                                                                                          |                                                                    | <b>ply:</b> This is the power supply voltage for normal operation as well as wer down modes.                                                                                                                                                                                                                          |  |

P89LPC932

# **Special Function Registers**

#### Note: Special Function Register (SFRs) accesses are restricted in the following ways:

- 1. User must NOT attempt to access any SFR locations not defined.
- 2. Accesses to any defined SFR locations must be strictly for the functions for the SFRs.
- 3. SFR bits labeled '-', '0' or '1' can ONLY be written and read as follows:
  - '-' Unless otherwise specified, MUST be written with '0', but can return any value when read (even if it was written with '0'). It is a reserved bit and may be used in future derivatives.
  - '0' MUST be written with '0', and will return a '0' when read.
  - '1' MUST be written with '1', and will return a '1' when read.

**Table 1: Special Function Registers table** 

| Name     | Description                        | SFR        |        |        | Bit F    | unctions | and Addre | sses |                                               |             | Res              | et Value                                |
|----------|------------------------------------|------------|--------|--------|----------|----------|-----------|------|-----------------------------------------------|-------------|------------------|-----------------------------------------|
| Nume     | Безоприон                          | Address    | MSB    |        |          |          |           |      |                                               | LSB         | Hex              | Binary                                  |
|          |                                    |            | E7     | E6     | E5       | E4       | E3        | E2   | E1                                            | E0          |                  |                                         |
| ACC*     | Accumulator                        | E0H        |        |        |          |          |           |      | _ <u>-                                   </u> |             | 00H              | 00000000                                |
|          |                                    |            |        |        | <u> </u> | <u> </u> | <u> </u>  |      |                                               | <u> </u>    |                  |                                         |
| AUXR1#   | Auxiliary Function Register        | A2H        | CLKLP  | EBRR   | ENT1     | ENT0     | SRST      | 0    | -                                             | DPS         | 00H <sup>1</sup> | 000000x0                                |
|          |                                    |            | F7     | F6     | F5       | F4       | F3        | F2   | F1                                            | F0          |                  |                                         |
| B*       | B Register                         | F0H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| BRGR0#§  | Baud Rate Generator Rate Low       | BEH        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| BRGR1#§  | Baud Rate Generator Rate High      | BFH        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| BRGCON#  | Baud Rate Generator Control        | BDH        |        | _      | _        | _        | _         | _    | SBRGS                                         | BRGEN       | 00H%             | xxxxxx00                                |
| 2.100011 | Dada Halo Gonorator Gonia or       | 22         |        |        |          |          |           |      | 02.100                                        | 2.102.1     | 00               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| CCCRA#   | Capture Compare A Control Register | EAH        | ICECA2 | ICECA1 | ICECA0   | ICESA    | ICNFA     | FCOA | OCMA1                                         | OCMA0       | 00H              | 00000000                                |
| CCCRB#   | Capture Compare B Control Register | EBH        | ICECB2 | ICECB1 | ICECB0   | ICESB    | ICNFB     | FCOB | OCMB1                                         | OCMB0       | 00H              | 00000000                                |
| CCCRC#   | Capture Compare C Control Register | ECH        | -      | -      | -        | -        | -         | FCOC | OCMC1                                         | OCMC0       | 00H              | xxxxx000                                |
| CCCRD#   | Capture Compare D Control Register | EDH        | -      | -      | -        | -        | -         | FCOD | OCMD1                                         | OCMD0       | 00H              | xxxxx000                                |
|          |                                    |            |        |        |          |          |           | ,    |                                               |             |                  |                                         |
| CMP1#    | Comparator 1 Control Register      | ACH        | -      | -      | CE1      | CP1      | CN1       | OE1  | CO1                                           | CMF1        | 00H <sup>1</sup> | xx000000                                |
| CMP2#    | Comparator 2 Control Register      | ADH        | -      | -      | CE2      | CP2      | CN2       | OE2  | CO2                                           | CMF2        | 00H <sup>1</sup> | xx000000                                |
|          |                                    |            |        | I      | I        | I        | 1         |      |                                               | T = . = = = |                  |                                         |
|          | Data EEPROM Control Register       | F1H        | EEIF   | HVERR  | ECTL1    | ECTL0    | -         | -    | -                                             | EADR8       | 0EH              | 00001110                                |
|          | Data EEPROM Data Register          | F2H<br>F3H |        |        |          |          |           |      |                                               |             | 00H<br>00H       | 00000000                                |
| DEEADK#  | Data EEPROM Address Register       | гэп        |        |        |          |          |           |      |                                               |             | ООП              | 00000000                                |
| DIVM#    | CPU Clock Divide-by-M Control      | 95H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| DPTR     | Data Pointer (2 bytes)             |            |        |        |          |          |           |      |                                               |             |                  |                                         |
| DPH      | Data Pointer High                  | 83H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| DPL      | Data Pointer Low                   | 82H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| FMADRH#  | Program Flash Address High         | E7H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |
| FMADRL#  | Program Flash Address Low          | E6H        |        |        |          |          |           |      |                                               |             | 00H              | 00000000                                |

P89LPC932

| Name    | Description                                            | SFR     |             |            | Bit F       | unctions     | and Addre | esses   |              |             | Res              | set Value |
|---------|--------------------------------------------------------|---------|-------------|------------|-------------|--------------|-----------|---------|--------------|-------------|------------------|-----------|
| Name    | Description                                            | Address | MSB         |            |             |              |           |         |              | LSB         | Hex              | Binary    |
|         |                                                        |         |             |            |             |              |           |         |              |             |                  |           |
|         | Program Flash Control (Read)                           |         | BUSY        | -          | -           | -            | HVA       | HVE     | SV           | OI          | 70H              | 01110000  |
| FMCON#  | Program Flash Control (Write)                          | E4H     | FMCMD.<br>7 | FMCMD.     | FMCMD.<br>5 | FMCMD.       | FMCMD.    | FMCMD.  | FMCMD.       | FMCMD.<br>0 |                  |           |
| FMDATA# | Program Flash Data                                     | E5H     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| I2ADR#  | I <sup>2</sup> C Slave Address Register                | DBH     | I2ADRr.6    | I2ADR.5    | I2ADR.4     | I2ADR.3      | I2ADR.2   | I2ADR.1 | I2ADR.0      | GC          | 00H              | 00000000  |
|         |                                                        |         | DF          | DE         | DD          | DC           | DB        | DA      | D9           | D8          |                  |           |
| I2CON*# | I <sup>2</sup> C Control Register                      | D8H     | -           | I2EN       | STA         | STO          | SI        | AA      | -            | CRSEL       | 00H              | x00000x0  |
| I2DAT#  | I <sup>2</sup> C Data Register                         | DAH     |             |            |             |              |           |         |              |             |                  |           |
| I2SCLH# | Serial Clock Generator/SCL Duty<br>Cycle Register High | DDH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| I2SCLL# | Serial Clock Generator/SCL Duty<br>Cycle Register Low  | DCH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| I2STAT# | I <sup>2</sup> C Status Register                       | D9H     | STA.4       | STA.3      | STA.2       | STA.1        | STA.0     | 0       | 0            | 0           | F8H              | 11111000  |
| ICRAH#  | Input Capture A Register High                          | ABH     |             |            |             |              |           |         |              |             | 00H              |           |
| ICRAL#  | Input Capture A Register low                           | AAH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| ICRBH#  | Input Capture B Register High                          | AFH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| ICRBL#  | Input Capture B Register Low                           | AEH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
|         |                                                        |         |             |            |             |              |           |         |              |             |                  |           |
|         |                                                        |         | AF          | AE         | AD          | AC           | AB        | AA      | A9           | A8          |                  |           |
| IEN0*   | Interrupt Enable 0                                     | A8H     | EA          | EWDRT      | EBO         | ES/ESR       | ET1       | EX1     | ET0          | EX0         | 00H              | 00000000  |
|         |                                                        |         | EF          | EE         | ED          | EC           | EB        | EA      | E9           | E8          |                  |           |
| IEN1*#  | Interrupt Enable 1                                     | E8H     | EIEE        | EST        | -           | ECCU         | ESPI      | EC      | EKBI         | EI2C        | 00H <sup>1</sup> | 00x00000  |
|         |                                                        |         |             |            |             |              |           |         |              |             |                  |           |
|         |                                                        |         | BF          | BE         | BD          | ВС           | BB        | BA      | B9           | B8          |                  |           |
| IP0*    | Interrupt Priority 0                                   | В8Н     | -           | PWDRT      | PBO         | PS/PSR       | PT1       | PX1     | PT0          | PX0         | 00H <sup>1</sup> | x0000000  |
|         |                                                        |         |             |            |             |              |           |         |              |             |                  |           |
| IP0H#   | Interrupt Priority 0 High                              | В7Н     | -           | PWDRT<br>H | РВОН        | PSH/<br>PSRH | PT1H      | PX1H    | PT0H         | PX0H        | 00H <sup>1</sup> | x0000000  |
|         |                                                        |         | FF          | FE         | FD          | FC           | FB        | FA      | F9           | F8          |                  |           |
| IP1*#   | Interrupt Priority 1                                   | F8H     | PIEE        | PST        | -           | PCCU         | PSPI      | PC      | PKBI         | PI2C        | 00H <sup>1</sup> | 00x00000  |
|         |                                                        |         |             |            |             | 1            |           |         | 1            |             |                  |           |
| IP1H#   | Interrupt Priority 1 High                              | F7H     | PIEEH       | PSTH       | -           | PCCUH        | PSPIH     | PCH     | PKBIH        | PI2CH       | 00H <sup>1</sup> | 00x00000  |
|         |                                                        |         |             |            |             |              | l         |         | DATNIC       | l           |                  |           |
| KBCON#  | Keypad Control Register                                | 94H     | -           | -          | -           | -            | -         | -       | PATN_S<br>EL | KBIF        | 00H <sup>1</sup> | xxxxxx00  |
| KBMASK# | Keypad Interrupt Mask Register                         | 86H     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| KBPATN# | Keypad Pattern Register                                | 93H     |             |            |             |              |           |         |              |             | FFH              | 11111111  |
| OCRAH#  | Output Compare A Register High                         | EFH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| OCRAL#  | Output Compare A Register Low                          | EEH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| OCRBH#  | Output Compare B Register High                         | FBH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| OCRBL#  | Output Compare B Register Low                          | FAH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |
| OCRCH#  | Output Compare C Register High                         | FDH     |             |            |             |              |           |         |              |             | 00H              | 00000000  |

P89LPC932

| Nama    | December 1                       | SFR     |          |              | Bit F          | unctions      | and Addre     | esses         |               |              | Res                | et Value |
|---------|----------------------------------|---------|----------|--------------|----------------|---------------|---------------|---------------|---------------|--------------|--------------------|----------|
| Name    | Description                      | Address | MSB      |              |                |               |               |               |               | LSB          | Hex                | Binary   |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
| OCRCL#  | Output Compare C Register Low    | FCH     |          |              |                |               |               |               |               |              | 00H                | 00000000 |
| OCRDH#  | Output Compare D Register High   | FFH     |          |              |                |               |               |               |               |              | 00H                | 00000000 |
| OCRDL#  | Output Compare D Register Low    | FEH     |          |              |                |               |               |               |               |              | 00H                | 00000000 |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
|         |                                  |         | 87       | 86           | 85             | 84            | 83            | 82            | 81            | 80           |                    |          |
| P0*     | Port 0                           | 80H     | T1/KB7   | CMP1/<br>KB6 | CMPREF/<br>KB5 | CIN1A/<br>KB4 | CIN1B/<br>KB3 | CIN2A/<br>KB2 | CIN2B/<br>KB1 | CMP2/<br>KB0 | 1                  | Note 1   |
|         |                                  |         | 97       | 96           | 95             | 94            | 93            | 92            | 91            | 90           |                    |          |
| P1*     | Port 1                           | 90H     | OCC      | ОСВ          | RST            | ĪNT1          | INT0/<br>SDA  | T0/SCL        | RxD           | TxD          | ١                  | Note 1   |
|         |                                  |         | A7       | A6           | A5             | A4            | A3            | A2            | A1            | A0           |                    |          |
| P2*     | Port 2                           | A0H     | ICA      | OCA          | SPICLK         | SS            | MISO          | MOSI          | OCD           | ICB          | 1                  | Note 1   |
|         |                                  |         |          | ·            |                |               |               |               | •             |              |                    |          |
|         |                                  |         | B7       | B6           | B5             | B4            | В3            | B2            | B1            | В0           |                    |          |
| P3*     | Port 3                           | вон     | -        | -            | -              | -             | -             | -             | XTAL1         | XTAL2        | 1                  | Note 1   |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
| P0M1#   | Port 0 Output Mode 1             | 84H     | (P0M1.7) | (P0M1.6)     | (P0M1.5)       | (P0M1.4)      | (P0M1.3)      | (P0M1.2)      | (P0M1.1)      | (P0M1.0)     | FFH                | 11111111 |
| P0M2#   | Port 0 Output Mode 2             | 85H     | (P0M2.7) | (P0M2.6)     | (P0M2.5)       | (P0M2.4)      | (P0M2.3)      | (P0M2.2)      | (P0M2.1)      | (P0M2.0)     | 00H                | 00000000 |
| P1M1#   | Port 1 Output Mode 1             | 91H     | (P1M1.7) | (P1M1.6)     | -              | (P1M1.4)      | (P1M1.3)      | (P1M1.2)      | (P1M1.1)      | (P1M1.0)     | FFH <sup>1</sup>   | 11111111 |
| P1M2#   | Port 1 Output Mode 2             | 92H     | (P1M2.7) | (P1M2.6)     | -              | (P1M2.4)      | ,             | (P1M2.2)      | , ,           | (P1M2.0)     | 00H <sup>1</sup>   | 00000000 |
| P2M1#   | Port 2 Output Mode 1             | A4H     | (P2M1.7) | (P2M1.6)     | (P2M1.5)       | (P2M1.4)      | · ·           | (P2M1.2)      |               | ,            | FFH                | 11111111 |
| P2M2#   | Port 2 Output Mode 2             | A5H     | (P2M2.7) | (P2M2.6)     | (P2M2.5)       | (P2M2.4)      | (P2M2.3)      | (P2M2.2)      | (P2M2.1)      | (P2M2.0)     | 00H                | 00000000 |
| P3M1#   | Port 3 Output Mode 1             | B1H     | -        | -            | -              | -             | -             | -             | (P3M1.1)      | (P3M1.0)     | 03H <sup>1</sup>   | xxxxxx11 |
| P3M2#   | Port 3 Output Mode 2             | B2H     | -        | -            | -              | -             | -             | -             | (P3M2.1)      | (P3M2.0)     | 00H <sup>1</sup>   | xxxxxx00 |
| DOON!   | D 0 1 1 D 1 1                    | 0711    | 014004   | OMODO        | 5055           | DOI           | 054           | 050           | DMODA         | DMODO        | 0011               |          |
| PCON#   | Power Control Register           | 87H     | SMOD1    | SMOD0        | BOPD           | BOI           | GF1           | GF0           | PMOD1         | PMOD0        | 00H                | 00000000 |
| PCONA#  | Power Control Register A         | B5H     | RTCPD    | DEEPD        | VCPD           |               | I2PD          | SPPD          | SPD           | CCUPD        | 00H <sup>1</sup>   | 00000000 |
|         |                                  |         | D7       | D6           | D5             | D4            | D3            | D2            | D1            | D0           |                    |          |
| PSW*    | Program Status Wword             | D0H     | CY       | AC           | F0             | RS1           | RS0           | OV            | F1            | P            | 00H                | 00000000 |
|         | rogram etatas rriiora            | ]       | <u> </u> | 7.0          | 1              | 1.0.          |               |               | 1             | · ·          | 00                 |          |
| PT0AD#  | Port 0 Digital Input Disable     | F6H     | -        | -            | PT0AD.5        | PT0AD.4       | PT0AD.3       | PT0AD.2       | PT0AD.1       | -            | 00H                | xx00000x |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
| RSTSRC# | Reset Source Register            | DFH     | -        | -            | BOF            | POF           | R_BK          | R_WD          | R_SF          | R_EX         | 1                  | Note 2   |
|         |                                  |         |          | I            | 1              | ı             | 1             | ı             |               | ı            |                    |          |
| RTCCON# | Real Time Clock Control          | D1H     | RTCF     | RTCS1        | RTCS0          | -             | -             | -             | ERTC          | RTCEN        | 60H <sup>1,5</sup> | 011xxx00 |
| RTCH#   | Real Time Clock Register High    | D2H     |          |              |                | ı             |               | ı             |               | ı            | 00H <sup>5</sup>   | 00000000 |
| RTCL#   | Real Time Clock Register Low     | D3H     |          |              |                |               |               |               |               |              | 00H <sup>5</sup>   | 00000000 |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
| SADDR#  | Serial Port Address Register     | A9H     |          |              |                |               |               |               |               |              | 00H                | 00000000 |
| SADEN#  | Serial Port Address Enable       | В9Н     |          |              |                |               |               |               |               |              | 00H                | 00000000 |
| SBUF    | Serial Port Data Buffer Register | 99H     |          |              |                |               |               |               |               |              | xxH                | xxxxxxx  |
|         |                                  |         |          |              |                |               |               |               |               |              |                    |          |
|         |                                  |         | 9F       | 9E           | 9D             | 9C            | 9B            | 9A            | 99            | 98           |                    |          |
| SCON*   | Serial Port Control              | 98H     | SM0/FE   | SM1          | SM2            | REN           | TB8           | RB8           | TI            | RI           | 00H                | 00000000 |

P89LPC932

| Nome    | Description                             | SFR     |          |          | Bit F    | unctions | and Addre | esses    |          |          | Res  | et Value |
|---------|-----------------------------------------|---------|----------|----------|----------|----------|-----------|----------|----------|----------|------|----------|
| Name    | Description                             | Address | MSB      |          |          |          |           |          |          | LSB      | Hex  | Binary   |
|         |                                         |         |          |          |          |          |           |          |          |          |      |          |
| SSTAT#  | Serial Port Extended Status Register    | BAH     | DBMOD    | INTLO    | CIDIS    | DBISEL   | FE        | BR       | OE       | STINT    | 00H  | 00000000 |
| SP      | Stack Pointer                           | 81H     |          |          |          |          |           |          |          |          | 07H  | 00000111 |
| SPCTL#  | SPI Control Register                    | E2H     | SSIG     | SPEN     | DORD     | MSTR     | CPOL      | СРНА     | SPR1     | SPR0     | 04H  | 00000100 |
| SPSTAT# | SPI Status Register                     | E1H     | SPIF     | WCOL     | DOND     | WOTK     | -         | CITIA    | OI IXI   | 31 10    | 00H  | 00xxxxxx |
|         | _                                       |         | SPIF     | WCOL     | -        | -        | -         | -        | -        | -        |      |          |
| SPDAT#  | SPI Data Register                       | E3H     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TAMOD#  | Timer 0 and 1 Auxiliary Mode            | 8FH     | -        | -        | -        | T1M2     | -         | -        | -        | T0M2     | 00H  | xxx0xxx0 |
|         |                                         |         | 8F       | 8E       | 8D       | 8C       | 8B        | 8A       | 89       | 88       |      |          |
| TCON*   | Timer 0 and 1 Control                   | 88H     | TF1      | TR1      | TF0      | TR0      | IE1       | IT1      | IE0      | IT0      | 00H  | 00000000 |
| Took    |                                         | 0011    |          | 1101     | 110      | 1110     |           |          | 120      | 110      | 0011 | 00000000 |
| TCR20*# | CCU Control Register 0                  | C8H     | PLEEN    | HLTRN    | HLTEN    | ALTCD    | ALTAB     | TDIR2    | TMOD21   | TMOD20   | 00H  | 00000000 |
| TCR21#  | CCU Control Register 1                  | F9H     | TCOU2    | -        | -        | -        | PLLDV.3   | PLLDV.2  | PLLDV.1  | PLLDV.0  | 00H  | 0xxx0000 |
| TH0     | Timer 0 High                            | 8CH     |          | I        |          | l        | l         | l        | l        |          | 00H  | 00000000 |
| TH1     | Timer 1 High                            | 8DH     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TH2#    | CCU Timer High                          | CDH     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TICR2#  | CCU Interrupt Control Register          | C9H     | TOIE2    | TOCIE2D  | TOCIE2C  | TOCIE2B  | TOCIE2A   | -        | TICIE2B  | TICIE2A  | 00H  | 00000x00 |
| TIFR2#  | CCU Interrupt Flag Register             | E9H     | TOIF2    | TOCF2D   | TOCF2C   | TOCF2B   | TOCF2A    | -        | TICF2B   | TICF2A   | 00H  | 00000x00 |
| TISE2#  | CCU Interrupt Status Encode<br>Register | DEH     | -        | -        | -        | -        | -         | ENCINT.2 | ENCINT.1 | ENCINT.0 | 00H  | xxxxx000 |
| TL0     | Timer 0 Low                             | 8AH     |          | I        |          | ı        | ı         | ı        | ı        | ı        | 00H  | 00000000 |
| TL1     | Timer 1 Low                             | 8BH     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TL2#    | CCU Timer Low                           | ССН     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TMOD    | Timer 0 and 1 Mode                      | 89H     | T1GATE   | T1C/T    | T1M1     | T1M0     | T0GATE    | T0C/T    | T0M1     | T0M0     | 00H  | 00000000 |
| TOR2H#  | CCU Reload Register High                | CFH     |          | I        |          | ı        | ı         | ı        | ı        | ı        | 00H  | 00000000 |
| TOR2L#  | CCU Reload Register Low                 | CEH     |          |          |          |          |           |          |          |          | 00H  | 00000000 |
| TPCR2H# | Prescaler Control Register High         | СВН     | -        | -        | -        | -        | -         | -        | TPCR2H.1 | TPCR2H.0 | 00H  | xxxxxx00 |
| TPCR2L# | Prescaler Control Register Low          | CAH     | TPCR2L.7 | TPCR2L.6 | TPCR2L.5 | TPCR2L.4 | TPCR2L.3  | TPCR2L.2 | TPCR2L.1 | TPCR2L.0 | 00H  | 0000000  |
| TRIM#   | Internal Oscillator Trim Register       | 96H     | -        | ENCLK    | TRIM.5   | TRIM.4   | TRIM.3    | TRIM.2   | TRIM.1   | TRIM.0   | 1    | Note 4   |
| WDCON#  | Watchdog Control Register               | А7Н     | PRE2     | PRE1     | PRE0     | -        | -         | WDRUN    | WDTOF    | WDCLK    | No   | otes 3,5 |
| WDL#    | Watchdog Load                           | C1H     |          | ı        | 1        | 1        | 1         | 1        | 1        | 1        | FFH  | 11111111 |
| WFEED1# | Watchdog Feed 1                         | C2H     |          |          |          |          |           |          |          |          |      |          |
|         |                                         | СЗН     |          |          |          |          |           |          |          |          |      |          |

#### Notes:

- \* SFRs are bit addressable.
- # SFRs are modified from or added to the 80C51 SFRs.
- § BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is '0'. If any of them is written if BRGEN = 1, result is unpredictable.

Unimplemented bits in SFRs (labeled '-' ) are X (unknown) at all times. Unless otherwise specified, '1's should not be written to these bits since they may be used for other purposes in future derivatives. The reset values shown for these bits are '0's

P89LPC932

although they are unknown when read.

- 1. All ports are in input only mode after power-up.
- 2. The RSTSRC register reflects the cause of the LPC932 reset. Upon a power-up reset, all reset source flags are cleared except POF and BOF the power-up reset value is xx110000.
- 3. After reset, the value is 111001x1, i.e., PRE2-PRE0 are all 1, WDRUN=1 and WDCLK=1. WDTOF bit is 1 after watchdog reset and is 0 after power-up reset. Other resets will not affect WDTOF.
- 4. On reset, the TRIM SFR is initialized with a factory preprogrammed value.
- 5. The only reset source that affects these SFRs is power-on reset.

P89LPC932

# **Functional description**

#### **Enhanced CPU**

The LPC932 uses an enhanced 80C51 CPU which runs at 6 times the speed of standard 80C51 devices. A machine cycle consists of two CPU clock cycles, and most instructions execute in one or two machine cycles.

#### Clocks

#### **Clock definitions**

The LPC932 device has several internal clocks as defined below:

• OSCCLK - Input to the DIVM clock divider. OSCCLK is selected from one of four clock sources (see Figure 7) and can also be optionally divided to a slower frequency (see section "CPU Clock (CCLK) modification: DIVM register").

Note: f<sub>OSC</sub> is defined as the OSCCLK frequency.

- CCLK CPU clock; output of the DIVM clock divider. There are two CCLK cycles per machine cycle, and most instructions are
  executed in one to two machine cycles (two or four CCLK cycles).
- RCCLK The internal 7.373 MHz RC oscillator output.
- PCLK Clock for the various peripheral devices and is CCLK/2.

#### Oscillator clock (OSCCLK)

The LPC932 provides several user-selectable oscillator options in generating the CPU clock. This allows optimization for a range of needs from high precision to lowest possible cost. These options are configured when the FLASH is programmed and include an on-chip watchdog oscillator, an on-chip RC oscillator, an oscillator using an external crystal, or an external clock source. The crystal oscillator can be optimized for low, medium, or high frequency crystals covering a range from 20 kHz to 12 MHz.

### Low speed oscillator option

This option supports an external crystal in the range of 20 kHz to 100 kHz. Ceramic resonators are also supported in this configuration.

#### Medium speed oscillator option

This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration.

#### High speed oscillator option

This option supports an external crystal in the range of 4 MHz to 12 MHz. Ceramic resonators are also supported in this configuration.

#### **Clock output**

The LPC932 supports a user-selectable clock output function on the XTAL2 / CLKOUT pin when the crystal oscillator is not being used. This condition occurs if a different clock source has been selected (on-chip RC oscillator, watchdog oscillator, external clock input on X1) and if the Real-time Clock is not using the crystal oscillator as its clock source. This allows external devices to synchronize to the LPC932. This output is enabled by the ENCLK bit in the TRIM register

The frequency of this clock output is 1/2 that of the CCLK. If the clock output is not needed in Idle mode, it may be turned off prior to entering Idle, saving additional power. Note: on reset, the TRIM SFR is initialized with a factory preprogrammed value. Therefore when setting or clearing the ENCLK bit, the user should retain the contents of bits 5:0 of the TRIM register. This can be done by reading the contents of the TRIM register (into the ACC for example), modifying bit 6, and writing this result back into the TRIM register. Alternatively,the "ANL direct" or "ORL direct" instructions can be used to clear or set bit 6 of the TRIM register.

P89LPC932

#### On-chip RC oscillator option

The LPC932 has a 6-bit TRIM register that can be used to tune the frequency of the RC oscillator. During reset, the TRIM value is initialized to a factory pre-programmed value to adjust the oscillator frequency to 7.373 MHz, ±2.5%. End user applications can write to the TRIM register to adjust the on-chip RC oscillator to other frequencies.

| TRIM                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             | 7          | 6                            | 5      | 4      | 3      | 2      | 1      | 0             |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------------------------|--------|--------|--------|--------|--------|---------------|--|
| Address: 96h                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ddress: 96h |            | ENCLK                        | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0        |  |
| Not bit address                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ssable      |            |                              | _      |        |        |        |        |               |  |
| Reset Source(s): Power-up only                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |            |                              |        |        |        |        |        |               |  |
| Reset Value: On power-up reset, ENCLK = 0, and TRIM.5-0 are loaded with the factory programmed value.                                                                                                                                                                                                                                                                                                                                                                              |             |            |                              |        |        |        |        |        |               |  |
| BIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SYMBOL      | FUNCTIO    | N                            |        |        |        |        |        |               |  |
| TRIM.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -           | Reserved   |                              |        |        |        |        |        |               |  |
| TRIM.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ENCLK       |            | CLK =1, CCl<br>s not being u |        | •      |        | · / ·  |        | at the crysta |  |
| TRIM.5-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | Trim value | <del>)</del> .               |        |        |        |        |        |               |  |
| Note: on reset, the TRIM SFR is initialized with a factory preprogrammed value. When setting or clearing the ENCLK bit, the user should retain the contents of bits 5:0 of the TRIM register. This can be done by reading the contents of the TRIM register (into the ACC for example), modifying bit 6, and writing this result back into the TRIM register. Alternatively, the "ANL direct" or "ORL direct" instructions can be used to clear or set bit 6 of the TRIM register. |             |            |                              |        |        |        |        |        |               |  |

Figure 5: On-chip RC oscillator TRIM register

#### Watchdog oscillator option

The watchdog has a separate oscillator which has a frequency of 400 kHz. This oscillator can be used to save power when a high clock frequency is not needed.

#### **External clock input option**

In this configuration, the processor clock is derived from an external source driving the XTAL1 / P3.1 pin. The rate may be from 0 Hz up to 12 MHz. The XTAL2 / P3.0 pin may be used as a standard port pin or a clock output.



Figure 6: Using the crystal oscillator



Figure 7: Block diagram of oscillator control

#### Oscillator Clock (OSCCLK) wakeup delay

The LPC932 has an internal wakeup timer that delays the clock until it stabilizes depending to the clock source used. If the clock source is any of the three crystal selections (low, medium or high frequencies) the delay is 992 OSCCLK cycles. If the clock source is either the internal RC oscillator, watchdog oscillator, or external clock, the delay is 224 OSCCLK cycles.

#### CPU Clock (CCLK) modification: DIVM register

The OSCCLK frequency can be divided down, by an integer, up to 256 times by configuring a dividing register, DIVM, to provide CCLK. This produces the CCLK frequency using the following formula:

CCLK frequency =  $f_{OSC} / (N+1)$ 

Where: f<sub>OSC</sub> is the frequency of OSCCLK

N is the value of DIVM.

Since N ranges in 0 - 255, the CCLK frequency can be in the range of f<sub>OSC</sub> to f<sub>OSC</sub>/256.

This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption. By dividing the clock, the CPU can retain the ability to respond to events other than those that can cause interrupts (i.e. events that allow exiting the Idle mode) by executing its normal program at a lower rate. This can often result in lower power consumption than in Idle mode. This can allow bypassing the oscillator start-up time in cases where Power down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution.

P89LPC932

#### Low power select

The LPC932 is designed to run at 12 MHz (CCLK) maximum. However, if CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to a '1' to lower the power consumption further. On any reset, CLKLP is '0' allowing highest performance. This bit can then be set in software if CCLK is running at 8 MHz or slower.

#### **Memory organization**

The LPC932 memory map is shown in Figure 8.



Figure 8: LPC932 memory map

**SFR** 

# 80C51 8-bit microcontroller with two-clock core 8 KB 3 V low-power Flash with 512-byte data EEPROM

P89LPC932

The various LPC932 memory spaces are as follows:

DATA 128 bytes of internal data memory space (00h..7Fh) accessed via direct or indirect addressing, using instructions other than MOVX and MOVC. All or part of the Stack may be in this area.

IDATA Indirect Data. 256 bytes of internal data memory space (00h:FFh) accessed via indirect addressing using instructions other than MOVX and MOVC. All or part of the Stack may be in this area. This area includes the DATA area and the 128 bytes immediately above it.

Special Function Registers. Selected CPU registers and peripheral control and status registers, accessible only via direct addressing.

XDATA "External" Data or Auxiliary RAM. Duplicates the classic 80C51 64KB memory space addressed via the MOVX instruction using the DPTR, R0, or R1. All or part of this space could be implemented on-chip. The LPC932 has 512 bytes of on-chip XDATA memory.

CODE 64 KB of Code memory space, accessed as part of program execution and via the MOVC instruction. The LPC932 has 8 KB of on-chip Code memory.

The LPC932 also has 512 bytes of on-chip Data EEPROM that is accessed via SFRs (see section "Data EEPROM").

#### **Data RAM arrangement**

The 768 bytes of on-chip RAM is organized as follows:

Table 2: On-chip data memory usage.

| Туре  | Data RAM                                                                                | Size (Bytes) |
|-------|-----------------------------------------------------------------------------------------|--------------|
| DATA  | Memory that can be addressed directly and indirectly                                    | 128          |
| IDATA | Memory that can be addressed indirectly (includes DATA)                                 | 256          |
| XDATA | Auxiliary ("External Data") on-chip memory that is accessed using the MOVX instructions | 512          |

P89LPC932

#### Interrupts

The LPC932 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the LPC932's 15 interrupt sources.

Each interrupt source can be individually enabled or disabled by setting or clearing a bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global enable bit, EA, which enables all interrupts.

Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1, and IP1H. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. If two requests of different priority levels are received simultaneously, the request of higher priority level is serviced.

If requests of the same priority level are pending at the start of an instruction cycle, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used for pending requests of the same priority level.

Table 4 summarizes the interrupt sources, flag bits, vector addresses, enable bits, priority bits, arbitration ranking, and whether each interrupt may wake up the CPU from a Power down mode.

#### Interrupt priority structure

There are four SFRs associated with the four interrupt levels: IP0, IP0H, IP1H. Every interrupt has two bits in IPx and IPxH (x = 0,1) and can therefore be assigned to one of four levels, as shown in Table 3.

**Table 3: Interrupt priority level** 

| Prior | ity bits | Interrupt priority lovel   |
|-------|----------|----------------------------|
| IPxH  | IPx      | Interrupt priority level   |
| 0     | 0        | Level 0 (lowest priority)  |
| 0     | 1        | Level 1                    |
| 1     | 0        | Level 2                    |
| 1     | 1        | Level 3 (highest priority) |

P89LPC932

**Table 4: Summary of interrupts** 

| Description                          | Interrupt<br>flag bit(s) | Vector address | Interrupt<br>enable bit(s) | Interrupt<br>priority | Arbitration ranking | Power down wakeup |
|--------------------------------------|--------------------------|----------------|----------------------------|-----------------------|---------------------|-------------------|
| External Interrupt 0                 | IE0                      | 0003h          | EX0 (IEN0.0)               | IP0H.0, IP0.0         | 1 (highest)         | Yes               |
| Timer 0 Interrupt                    | TF0                      | 000Bh          | ET0 (IEN0.1)               | IP0H.1, IP0.1         | 4                   | No                |
| External Interrupt 1                 | IE1                      | 0013h          | EX1 (IEN0.2)               | IP0H.2, IP0.2         | 7                   | Yes               |
| Timer 1 Interrupt                    | TF1                      | 001Bh          | ET1 (IEN0.3)               | IP0H.3, IP0.3         | 10                  | No                |
| Serial Port Tx and Rx <sup>1,4</sup> | TI & RI                  | 0023h          | ES/ESR                     | IDOU 4 IDO 4          | 13                  | No                |
| Serial Port Rx <sup>1,4</sup>        | RI                       | 002311         | (IEN0.4)                   | IP0H.4, IP0.4         | 13                  | No                |
| Brownout Detect                      | BOF                      | 002Bh          | EBO (IEN0.5)               | IP0H.5, IP0.5         | 2                   | Yes               |
| Watchdog Timer/Real-<br>time Clock   | WDOVF/<br>RTCF           | 0053h          | EWDRT<br>(IEN0.6)          | IP0H.6, IP0.6         | 3                   | Yes               |
| I <sup>2</sup> C Interrupt           | SI                       | 0033h          | EI2C (IEN1.0)              | IP1H.0, IP1.0         | 5                   | No                |
| KBI Interrupt                        | KBIF                     | 003Bh          | EKBI (IEN1.1)              | IP1H.1, IP1.1         | 8                   | Yes               |
| Comparators 1/2 interrupt            | CMF1/CMF2                | 0043h          | EC (IEN1.2)                | IP1H.2, IP1.2         | 11                  | Yes               |
| SPI interrupt                        | SPIF                     | 004Bh          | ESPI(IEN1.3)               | IP1H.3, IP1.3         | 14                  | No                |
| Capture/Compare Unit <sup>2</sup>    | See Note 2               | 005Bh          | ECCU(IEN1.4)               | IP1H.4, IP1.4         | 6                   | No                |
| Reserved                             |                          | 0063h          | (EN1.5)                    | IP1H.5, IP1.5         | 9                   | Yes               |
| Serial Port Tx <sup>3</sup>          | TI                       | 006Bh          | EST (IEN1.6)               | P1H.6, IP1.6          | 12                  | No                |
| Data EEPROM write completed          | EEPROM                   | 0073h          | EIEE(IEN1.7)               | IP1H.7, IP1.7         | 15 (lowest)         | No                |

- 1. SSTAT.5 = 0 selects combined Serial Port (UART) Tx and Rx interrupt; SSTAT.5 = 1 selects Serial Port Rx interrupt only (Tx interrupt will be different, see Note 3 below).
- 2. CCU interrupt has multiple sources. Any source in the TIFR2 SFR can cause a CCU interrupt.
- 3. This interrupt is used as Serial Port (UART) Tx interrupt if and only if SSTAT.5 = 1, and is disabled otherwise.
- 4. If SSTAT.0 = 1, the following Serial Port additional flag bits can cause this interrupt: FE, BR, OE

#### **External Interrupt inputs**

The LPC932 has two external interrupt inputs in addition to the Keypad Interrupt function. The two interrupt inputs are identical to those present on the standard 80C51 microcontrollers.

These external interrupts can be programmed to be level-triggered or edge-triggered by clearing or setting bit IT1 or IT0 in Register TCON. If ITn = 0, external interrupt n is triggered by a low level detected at the INTn pin. If ITn = 1, external interrupt n is edge triggered. In this mode if consecutive samples of the INTn pin show a high level in one cycle and a low level in the next cycle, interrupt request flag IEn in TCON is set, causing an interrupt request.

Since the external interrupt pins are sampled once each machine cycle, an input high or low level should be held for at least one machine cycle to ensure proper sampling. If the external interrupt is edge-triggered, the external source has to hold the request pin high for at least one machine cycle, and then hold it low for at least one machine cycle. This is to ensure that the transition is detected and that interrupt request flag IEn is set. IEn is automatically cleared by the CPU when the service routine is called.

If the external interrupt is level-triggered, the external source must hold the request active until the requested interrupt is generated. If the external interrupt is still asserted when the interrupt service routine is completed, another interrupt will be generated. It is not necessary to clear the interrupt flag IEn when the interrupt is level sensitive, it simply tracks the input pin level.

If an external interrupt is enabled when the LPC932 is put into Power down or Idle mode, the interrupt occurance will cause the processor to wake up and resume operation. Refer to the section on Power Reduction Modes for details.

#### External Interrupt pin alitch suppression

Most of the LPC932 pins have glitch suppression circuits to reject short glitches (please refer to the 89LPC932 datasheet, AC Electrical Characteristics for glitch filter specifications). However, pins SDA/INT0/P1.3 and SCL/T0/P1.2 do not have the glitch suppression circuits. Therefore, INT1 has glitch suppression while INT0 does not.



Figure 9: Interrupt sources, interrupt enables, and power down wake-up sources

P89LPC932

#### I/O ports

The LPC932 has 4 I/O ports: Port 0, Port 1, Port2, and Port 3. Ports 0, 1, and 2 are 8-bit ports and Port 3 is a 2-bit port. The exact number of I/O pins available depends upon the clock and reset options chosen (see Table 5).

Table 5: Number of I/O pins available.

| Clock source                     | Reset option                               | Number of I/O pins |
|----------------------------------|--------------------------------------------|--------------------|
| Clock Source                     | Reset option                               | 28-pin package     |
| On-chip oscillator or watchdog   | No external reset (except during power-up) | 26                 |
| oscillator                       | External RST pin supported                 | 25                 |
| External clock input             | No external reset (except during power-up) | 25                 |
| External clock input             | External RST pin supported                 | 24                 |
| Low/medium/high speed oscillator | No external reset (except during power-up) | 24                 |
| (external crystal or resonator)  | External RST pin supported                 | 23                 |

#### Port configurations

All but three I/O port pins on the LPC932 may be configured by software to one of four types on a bit-by-bit basis, as shown in Table 6. These are: quasi-bidirectional (standard 80C51 port outputs), push-pull, open drain, and input-only. Two configuration registers for each port select the output type for each port pin.

P1.5 (RST) can only be an input and cannot be configured.

P1.2 (SCL/T0) and P1.3 (SDA/INT0) may only be configured to be either input-only or open drain.

Table 6: Port output configuration settings

| PxM1.y | PxM2.y | Port output mode            |  |  |  |  |
|--------|--------|-----------------------------|--|--|--|--|
| 0      | 0      | Quasi-bidirectional         |  |  |  |  |
| 0      | 1      | Push-Pull                   |  |  |  |  |
| 1      | 0      | Input Only (High Impedance) |  |  |  |  |
| 1      | 1      | Open Drain                  |  |  |  |  |

#### Quasi-bidirectional output configuration

Quasi-bidirectional outputs can be used both as an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic high, it is weakly driven, allowing an external device to pull the pin low. When the pin is driven low, it is driven strongly and able to sink a large current. There are three pull-up transistors in the quasi-bidirectional output that serve different purposes.

One of these pull-ups, called the "very weak" pull-up, is turned on whenever the port latch for the pin contains a logic 1. This very weak pull-up sources a very small current that will pull the pin high if it is left floating.

A second pull-up, called the "weak" pull-up, is turned on when the port latch for the pin contains a logic 1 and the pin itself is also at a logic 1 level. This pull-up provides the primary source current for a quasi-bidirectional pin that is outputting a 1. If this pin is pulled low by an external device, the weak pull-up turns off, and only the very weak pull-up remains on. In order to pull the pin low under these conditions, the external device has to sink enough current to overpower the weak pull-up and pull the port pin below its input threshold voltage.

The third pull-up is referred to as the "strong" pull-up. This pull-up is used to speed up low-to-high transitions on a quasi-bidirectional port pin when the port latch changes from a logic 0 to a logic 1. When this occurs, the strong pull-up turns on for two CPU clocks quickly pulling the port pin high.

P89LPC932

The guasi-bidirectional port configuration is shown in Figure 10.

Although the LPC932 is a 3 V device most of the pins are 5 V-tolerant. If 5 V is applied to a pin configured in quasi-bidirectional mode, there will be a current flowing from the pin to  $V_{DD}$  causing extra power consumption. Therefore, applying 5 V to pins configured in quasi-bidirectional mode is discouraged.

A quasi-bidirectional port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

(Please refer to the 89LPC932 datasheet, AC Electrical Characteristics for glitch filter specifications)



Figure 10: Quasi-bidirectional output

#### Open drain output configuration

The open drain output configuration turns off all pull-ups and only drives the pulldown transistor of the port pin when the port latch contains a logic 0. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to  $V_{DD}$ . The pulldown for this mode is the same as for the quasi-bidirectional mode.

The open drain port configuration is shown in Figure 11.

An open drain port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

Please refer to the 89LPC932 datasheet, AC Electrical Characteristics for glitch filter specifications).



Figure 11: Open drain output

P89LPC932

# Input-only configuration

The input port configuration is shown in Figure 12. It is a Schmitt-triggered input that also has a glitch suppression circuit.

(Please refer to the 89LPC932 datasheet, AC Electrical Characteristics for glitch filter specifications)



Figure 12: Input -only

#### **Push-pull output configuration**

The push-pull output configuration has the same pulldown structure as both the open drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic 1. The push-pull mode may be used when more source current is needed from a port output.

The push-pull port configuration is shown in Figure 13.

A push-pull port pin has a Schmitt-triggered input that also has a glitch suppression circuit.

(Please refer to the 89LPC932 datasheet, AC Electrical Characteristics for glitch filter specifications)



Figure 13: Push-pull output

#### Port 0 analog functions

The LPC932 incorporates two Analog Comparators. In order to give the best analog performance and minimize power consumption, pins that are being used for analog functions must have both the digital outputs and digital inputs disabled.

Digital outputs are disabled by putting the port pins into the input-only mode as described in the Port Configurations section (see Table 6).

Digital inputs on Port 0 may be disabled through the use of the PT0AD register. Bits 1 through 5 in this register correspond to pins P0.1 through P0.5 of Port 0, respectively. Setting the corresponding bit in PT0AD disables that pin's digital input. Port bits that have their digital inputs disabled will be read as 0 by any instruction that accesses the port.

On any reset, PT0AD bits 1 through 5 default to '0's to enable the digital functions.

**Table 7: Port output configuration** 

| Dant min | Configurati | on SFR bits | Altamata        | Notes                                                                                                                                                      |
|----------|-------------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port pin | PxM1.y      | PxM2.y      | Alternate usage | Notes                                                                                                                                                      |
| P0.0     | P0M1.0      | P0M2.0      | KBI0,CMP2       |                                                                                                                                                            |
| P0.1     | P0M1.1      | P0M2.1      | KBI1,CIN2B      |                                                                                                                                                            |
| P0.2     | P0M1.2      | P0M2.2      | KBI2,CIN2A      | Refer to section "Port 0 analog functions" for usage as                                                                                                    |
| P0.3     | P0M1.3      | P0M2.3      | KBI3,CIN1B      | analog inputs (CIN2B, CIN2A, CIN1B, CIN1A and                                                                                                              |
| P0.4     | P0M1.4      | P0M2.4      | KBI4,CIN1A      | CMPREF)                                                                                                                                                    |
| P0.5     | P0M1.5      | P0M2.5      | KBI5,CMPREF     |                                                                                                                                                            |
| P0.6     | P0M1.6      | P0M2.6      | KBI6,CMP1       |                                                                                                                                                            |
| P0.7     | P0M1.7      | P0M2.7      | KBI7,T1         |                                                                                                                                                            |
| P1.0     | P1M1.0      | P1M2.0      | TxD             |                                                                                                                                                            |
| P1.1     | P1M1.1      | P1M2.1      | RxD             |                                                                                                                                                            |
| P1.2     | P1M1.2      | P1M2.2      | T0,SCL          | input-only or open-drain                                                                                                                                   |
| P1.3     | P1M1.3      | P1M2.3      | ĪNT0,SDA        | input-only or open-drain                                                                                                                                   |
| P1.4     | P1M1.4      | P1M2.4      | ĪNT1            |                                                                                                                                                            |
| P1.5     | not conf    | figurable   | RST             | Input only. Usage as general purpose input or RST is determined by User Configuration Bit RPD (UCFG1.6).  Always a reset input during a power-on sequence. |
| P1.6     | P1M1.6      | P1M2.6      | OCB             |                                                                                                                                                            |
| P1.7     | P1M1.7      | P1M2.7      | OCC             |                                                                                                                                                            |
| P2.0     | P2M1.0      | P2M2.0      | ICB             |                                                                                                                                                            |
| P2.1     | P2M1.1      | P2M2.1      | OCD             |                                                                                                                                                            |
| P2.2     | P2M1.2      | P2M2.2      | MOSI            |                                                                                                                                                            |
| P2.3     | P2M1.3      | P2M2.3      | MISO            |                                                                                                                                                            |
| P2.4     | P2M1.4      | P2M2.4      | SS              |                                                                                                                                                            |
| P2.5     | P2M1.5      | P2M2.5      | SPICLK          |                                                                                                                                                            |
| P2.6     | P2M1.6      | P2M2.6      | OCA             |                                                                                                                                                            |
| P2.7     | P2M1.7      | P2M2.7      | ICA             |                                                                                                                                                            |
| P3.0     | P3M1.0      | P3M2.0      | XTAL2,CLKOUT    |                                                                                                                                                            |
| P3.1     | P3M1.1      | P3M2.1      | XTAL1           |                                                                                                                                                            |

#### Additional port features

After power-up, all pins are in Input-Only mode. Please note that this is different from the LPC76x series of devices.

- After power-up, all I/O pins except P1.5, may be configured by software.
- Pin P1.5 is input only. Pins P1.2 and P1.3 are configurable for either input-only or open drain.

Every output on the LPC932 has been designed to sink typical LED drive current. However, there is a maximum total output current for all ports which must not be exceeded. Please refer to the LPC932 Datasheet for detailed specifications.

All ports pins that can function as an output have slew rate controlled outputs to limit noise generated by quickly switching output signals. The slew rate is factory-set to approximately 10 ns rise and fall times.

P89LPC932

#### **Power monitoring functions**

The LPC932 incorporates power monitoring functions designed to prevent incorrect operation during initial power-on and power loss or reduction during operation. This is accomplished with two hardware functions: Power-on Detect and Brownout Detect.

#### **Brownout Detection**

The Brownout Detect function determines if the power supply voltage drops below a certain level. The default operation for a Brownout Detection is to cause a processor reset. However, it may alternatively be configured to generate an interrupt by setting the BOI (PCON.4) bit and the EBO (IEN0.5) bit.

Enabling and disabling of Brownout Detection is done via the BOPD (PCON.5) bit, bit field PMOD1-0 (PCON.1-0) and user configuration bit BOE (UCFG1.5). If BOE is in an unprogrammed state, brownout is disabled regardless of PMOD1-0 and BOPD. If BOE is in a programmed state, PMOD1-0 and BOPD will be used to determine whether Brownout Detect will be disabled or enabled. PMOD1-0 is used to select the power reduction mode. If PMOD1-0 = '11', the circuitry for the Brownout Detection is disabled for lowest power consumption. BOPD defaults to '0', indicating brownout detection is enabled on power-on if BOE is programmed.

If Brownout Detection is enabled, the operating voltage range for  $V_{DD}$  is 2.7 V-3.6 V, and the brownout condition occurs when  $V_{DD}$  falls below the Brownout trip voltage,  $V_{BO}$  (see D.C. Electrical Characteristics), and is negated when  $V_{DD}$  rises above  $V_{BO}$ . If Brownout Detection is disabled, the operating voltage range for  $V_{DD}$  is 2.4 V-3.6 V. If the LPC932 device is to operate with a power supply that can be below 2.7 V, BOE should be left in the unprogrammed state so that the device can operate at 2.4 V, otherwise continuous brownout reset may prevent the device from operating.

If Brownout Detect is enabled (BOE programmed, PMOD1- $0 \neq '11'$ , BOPD = 0), BOF (RSTSRC.5) will be set when a brownout is detected, regardless of whether a reset or an interrupt is enabled, . BOF will stay set until it is cleared in software by writing '0' to the bit. Note that if BOE is unprogrammed, BOF is meaningless. If BOE is programmed, and a initial power-on occurs, BOF will be set in addition to the power-on flag (POF - RSTSRC.4).

For correct activation of Brownout Detect, certain  $V_{DD}$  rise and fall times must be observed. Please see the datasheet for specifications.

**Table 8: Brownout options** 

| BOE<br>(UCFG1.5) | PMOD1-0<br>(PCON.1-0) | BOPD<br>(PCON.5) | BOI<br>(PCON.4) | EBO<br>(IEN0.5) | EA<br>(IEN0.7) | Description                                                                                                                                                                                           |
|------------------|-----------------------|------------------|-----------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (erased)       | XX                    | Х                | Х               | Х               | Х              | Brownout disabled. V <sub>DD</sub> operating range is 2.4 V-3.6 V.                                                                                                                                    |
|                  | 11                    | Х                | Х               | Х               | Х              | brownout disabled. V <sub>DD</sub> operating range is 2.4 v-3.6 v.                                                                                                                                    |
|                  |                       | 1                | Х               | Х               | Х              | Brownout disabled. V <sub>DD</sub> operating range is 2.4 V-3.6 V. However, BOPD is default to '0' upon power-up.                                                                                     |
|                  | ≠ 11                  | 0                | 0               | 1               | 1              | Brownout reset enabled. V <sub>DD</sub> operating range is 2.7 V-3.6 V. Upon a brownout reset, BOF (RSTSRC.5) will be set to indicate the reset source. BOF can be cleared by writing '0' to the bit. |
| 1 (programmed)   |                       |                  |                 | 1               | 1              | Brownout interrupt enabled. V <sub>DD</sub> operating range is 2.7 V-3.6 V. Upon a brownout interrupt, BOF (RSTSRC.5) will be set. BOF can be cleared by writing '0' to the bit.                      |
|                  |                       |                  | 1               | 0               | Х              | Both brownout reset and interrupt disabled. V <sub>DD</sub>                                                                                                                                           |
|                  |                       |                  |                 | Х               | 0              | operating range is 2.4 V-3.6 V. However, BOF (RSTSRC.5) will be set when V <sub>DD</sub> falls to the Brownout Detection trip point. BOF can be cleared by writing '0' to the bit.                    |

#### **Power-on Detection**

The Power-On Detect has a function similar to the Brownout Detect, but is designed to work as power initially comes up, before the power supply voltage reaches a level where the Brownout Detect can function. The POF flag (RSTSRC.4) is set to indicate an initial power-on condition. The POF flag will remain set until cleared by software by writing '0' to the bit. Note that if BOE (UCFG1.5) is programmed, BOF (RSTSRC.5) will be set when POF is set. If BOE is unprogrammed, BOF is meaningless.

P89LPC932

#### **Power reduction modes**

The LPC932 supports three different power reduction modes as determined by SFR bits PCON.1-0 (see Table 9):

Table 9: Power reduction modes.

| PMOD1<br>(PCON.1) | PMOD0<br>(PCON.0) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                 | 0                 | Normal mode (default) - no power reduction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0                 | 1                 | Idle mode. The Idle mode leaves peripherals running in order to allow them to activate the processor when an interrupt is generated. Any enabled interrupt source or reset may terminate Idle mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1                 | 0                 | Power down mode: The Power down mode stops the oscillator in order to minimize power consumption. The LPC932 exits Power down mode via any reset, or certain interrupts - external pins INTO/INT1, brownout Interrupt, keyboard, Real-time Clock/System Timer), watchdog, and comparator trips. Waking up by reset is only enabled if the corresponding reset is enabled, and waking up by interrupt is only enabled if the corresponding interrupt is enabled and the EA SFR bit (IEN0.7) is set. In Power down mode the internal RC oscillator is disabled unless both the RC oscillator has been selected as the system clock AND the RTC is enabled. In Power down mode, the power supply voltage may be reduced to the RAM keep-alive voltage V <sub>RAM</sub> . This retains the RAM contents at the point where Power down mode was entered. SFR contents are not guaranteed after V <sub>DD</sub> has been lowered to V <sub>RAM</sub> , therefore it is recommended to wake up the processor via Reset in this situation. V <sub>DD</sub> must be raised to within the operating range before the Power down mode is exited.  When the processor wakes up from Power down mode, it will start the oscillator immediately and begin execution when the oscillator is stable. Oscillator stability is determined by counting 1024 CPU clocks after start-up when one of the crystal oscillator configurations is used, or 256 clocks after start-up for the internal RC or external clock input configurations.  Some chip functions continue to operate and draw power during Power down mode, increasing the total power used during Power down. These include:  Brownout Detect  Watchdog Timer if WDCLK (WDCON.0) is '1'.  Comparators (Note: Comparators can be powered down separately with PCONA.5 set to '1' and comparators disabled);  Real-time Clock/System Timer (and the crystal oscillator circuitry if this block is using it, unless RTCPD, i.e., PCONA.7 is '1'). |
| 1                 | 1                 | Total power down mode: This is the same as Power down mode except that the Brownout Detection circuitry and the voltage comparators are also disabled to conserve additional power. Note that a brownout reset or interrupt will not occur. Voltage comparator interrupts and Brownout interrupt cannot be used as a wakeup source. The internal RC oscillator is disabled unless both the RC oscillator has been selected as the system clock AND the RTC is enabled. The following are the wakeup options supported:  • Watchdog Timer if WDCLK (WDCON.0) is '1'. Could generate Interrupt or Reset, either one can wake up the device  • External interrupts INTO/INT1  • Keyboard Interrupt  • Real-time Clock/System Timer (and the crystal oscillator circuitry if this block is using it, unless RTCPD, i.e., PCONA.7 is '1').  • Note: Using the internal RC-oscillator to clock the RTC during Power down may result in relatively high power consumption. Lower power consumption can be achieved by using an external low frequency clock when the Real-time Clock is running during Power down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

P89LPC932

| PCON                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                               | 6          | 5           | 4         | 3          | 2         | 1     | 0              |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|-----------|------------|-----------|-------|----------------|--|
| Address: 87h               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SMOD1                                                                                                                                                                                                                                                           | SMOD0      | BOPD        | BOI       | GF1        | GF0       | PMOD1 | PMOD0          |  |
| Not bit addres             | ssable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                 |            |             |           |            |           | •     |                |  |
| Reset Source(s): Any reset |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                 |            |             |           |            |           |       |                |  |
| Reset Value: 00000000B     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                 |            |             |           |            |           |       |                |  |
| BIT                        | SYMBOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FUNCTION                                                                                                                                                                                                                                                        |            |             |           |            |           |       |                |  |
| PCON.7                     | SMOD1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Double Baud Rate bit for the serial port (UART) when Timer 1 is used as the baud rate source. When 1, the Timer 1 overflow rate is supplied to the UART. When 0, the Timer 1 overflow rate is divided by two before being supplied to the UART. (See Figure 41) |            |             |           |            |           |       |                |  |
| PCON.6                     | SMOD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Framing Error Location:                                                                                                                                                                                                                                         |            |             |           |            |           |       |                |  |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - When 0, bit 7 of SCON is accessed as SM0 for the UART.                                                                                                                                                                                                        |            |             |           |            |           |       |                |  |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - When 1, bit 7 of SCON is accessed as the framing error status (FE) for the UART.                                                                                                                                                                              |            |             |           |            |           |       |                |  |
|                            | This bit also determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the location of the UART receiver interrupt RI (see determines the l |                                                                                                                                                                                                                                                                 |            |             |           |            |           |       | ee description |  |
| PCON.5                     | BOPD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Brownout Detect Power down. When 1, Brownout Detect is powered down and therefore disabled. When 0, Brownout Detect is enabled. (Note: BOPD must be '0' before any programming or erasing commands can be issued. Otherwise these commands will be aborted.)    |            |             |           |            |           |       |                |  |
| PCON.4                     | BOI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Brownout Detect Interrupt Enable. When 1, Brownout Detection will generate a interrupt. When 0, Brownout Detection will cause a reset.                                                                                                                          |            |             |           |            |           |       |                |  |
| PCON.3                     | GF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | General Purpose Flag 1. May be read or written by user software, but has no effect on operation.                                                                                                                                                                |            |             |           |            |           |       |                |  |
| PCON.2                     | GF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | General Purpose Flag 0. May be read or written by user software, but has no effect on operation.                                                                                                                                                                |            |             |           |            |           |       |                |  |
| PCON.1-0                   | PMOD1-PMOD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power Redu                                                                                                                                                                                                                                                      | ction Mode | e (see sect | ion "Powe | r reductio | n modes") | ).    |                |  |

Figure 14: Power Control register (PCON)

P89LPC932

| PCONA           |                            |                                                                                                                                                                                                                                                                                                                 |   |       |      |   |      |      |     |       |
|-----------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|------|---|------|------|-----|-------|
| Address: B5H    |                            | _                                                                                                                                                                                                                                                                                                               | 7 | 6     | 5    | 4 | 3    | 2    | 1   | 0     |
| Not bit address | Not bit addressable        |                                                                                                                                                                                                                                                                                                                 |   | DEEPD | VCPD | - | I2PD | SPPD | SPD | CCUPD |
| Reset Source(   | Reset Source(s): Any reset |                                                                                                                                                                                                                                                                                                                 |   |       |      |   |      |      |     |       |
| Reset Value: 0  |                            |                                                                                                                                                                                                                                                                                                                 |   |       |      |   |      |      |     |       |
| BIT             | SYMBOL                     | FUNCTION                                                                                                                                                                                                                                                                                                        |   |       |      |   |      |      |     |       |
| PCONA.7         | RTCPD                      | Real-time Clock Power down: When '1', the internal clock to the Real-time Clock is disabled.                                                                                                                                                                                                                    |   |       |      |   |      |      |     |       |
| PCONA.6         | DEEPD                      | Data EEPROM Power down: When '1', the Data EEPROM is powered down. Note that in either Power down mode or Total Power down mode, the Data EEPROM will be powered down regardless of this bit.                                                                                                                   |   |       |      |   |      |      |     |       |
| PCONA.5         | VCPD                       | Analog Voltage Comparators Power down: When '1', the voltage comparators are powered down. User must disable the voltage comparators prior to setting this bit.                                                                                                                                                 |   |       |      |   |      |      |     |       |
| PCONA.4         | -                          | Not used. Reserved for future use.                                                                                                                                                                                                                                                                              |   |       |      |   |      |      |     |       |
| PCONA.3         | I2PD                       | I <sup>2</sup> C Power down: When '1', the internal clock to the I <sup>2</sup> C is disabled. Note that in either Power down mode or Total Power down mode, the I <sup>2</sup> C clock will be disabled regardless of this bit.                                                                                |   |       |      |   |      |      |     |       |
| PCONA.2         | SPPD                       | SPI Power down: When '1', the internal clock to the SPI is disabled. Note that in either Power down mode or Total Power down mode, the SPI clock will be disabled regardless of this bit.                                                                                                                       |   |       |      |   |      |      |     |       |
| PCONA.1         | SPD                        | Serial Port (UART) Power down: When '1', the internal clock to the UART is disabled. Note that in either Power down mode or Total Power down mode, the UART clock will be disabled regardless of this bit.                                                                                                      |   |       |      |   |      |      |     |       |
| PCONA.0         | CCUPD                      | Compare/Capture Unit (CCU) Power down: When '1', the internal clock to the CCU is disabled. Note that in either Power down mode or Total Power down mode, the CCU clock will be disabled regardless of this bit. (Note: This bit is overridden by the CCUDIS bit in FCFG1. If CCUDIS = 1, CCU is powered down.) |   |       |      |   |      |      |     |       |
|                 |                            | NOTE: Brownout Detect Power down is located in PCON.5.                                                                                                                                                                                                                                                          |   |       |      |   |      |      |     |       |

Figure 15: Power Control register A (PCONA)

P89LPC932

#### Reset

The P1.5/RST pin can function as either an active low reset input or as a digital input, P1.5. The RPE (Reset Pin Enable) bit in UCFG1, when set to 1, enables the external reset input function on P1.5. When cleared, P1.5 may be used as an input pin.

NOTE: During a power-on sequence, The RPE selection is overriden and this pin will always functions as a reset input. An external circuit connected to this pin should not hold this pin low during a Power-on sequence as this will keep the device in reset. After power-on this input will function either as an external reset input or as a digital input as defined by the RPE bit. Only a power-on reset will temporarily override the selection defined by RPE bit. Other sources of reset will not override the RPE bit.

Reset can be triggered from the following sources (see Figure 16):

- External reset pin (during power-on or if user configured via UCFG1);
- · Power-on Detect:
- · Brownout Detect;
- · Watchdog Timer;
- · Software reset:
- · UART break detect reset.

For every reset source, there is a flag in the Reset Register, RSTSRC. The user can read this register to determine the most recent reset source. These flag bits can be cleared in software by writing a '0' to the corresponding bit. More than one flag bit may be set:

- During a power-on reset, both POF and BOF are set but the other flag bits are cleared.
- For any other reset, any previously set flag bits that have not been cleared will remain set.



Figure 16: Block diagram of Reset

P89LPC932

| RSTSRC           |               |                                                                                                                                                                                                                                                                                                              |              |              |               |             |              |              |              |
|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|---------------|-------------|--------------|--------------|--------------|
| Address: DFH     |               | 7                                                                                                                                                                                                                                                                                                            | 6            | 5            | 4             | 3           | 2            | 1            | 0            |
| Not bit addressa | able          | -                                                                                                                                                                                                                                                                                                            | -            | BOF          | POF           | R_BK        | R_WD         | R_SF         | R_EX         |
| Reset Sources:   | Power-on only |                                                                                                                                                                                                                                                                                                              |              |              |               |             |              |              |              |
| Reset Value: xx  | 110000B (This | is the power-on                                                                                                                                                                                                                                                                                              | reset valu   | ue. Other r  | eset sourc    | es will set | correspon    | ding bits.)  |              |
| BIT              | SYMBOL        | <b>FUNCTION</b>                                                                                                                                                                                                                                                                                              |              |              |               |             |              |              |              |
| RSTSRC.7-6       | -             | Reserved for                                                                                                                                                                                                                                                                                                 | future us    | e. Should ı  | not be set    | to 1 by us  | er program   | ıs.          |              |
| RSTSRC.5         | BOF           | Brownout De<br>until cleared<br>and this bit w                                                                                                                                                                                                                                                               | by softwai   | e by writin  | g a '0' to tl | ne bit. (No | te: On a Po  |              |              |
| RSTSRC.4         | POF           | Power-on Detect Flag. When Power-on Detect is activated, the POF flag is set to indic a an initial power-up condition. The POF flag will remain set until cleared by software by writing a '0' to the bit (Note: On a Power-on reset, both BOF and this bit will be set wh the other flag bits are cleared.) |              |              |               |             |              |              |              |
| RSTSRC.3         | R_BK          | Break detect<br>reset will occ<br>Cleared by s                                                                                                                                                                                                                                                               | ur. This bit | is set to in | dicate that   | the syster  | m reset is c | aused by a   |              |
| RSTSRC.2         | R_WD          | Watchdog Ti reset.(NOTE                                                                                                                                                                                                                                                                                      |              | •            | •             | ware by w   | riting a '0' | to the bit o | r a Power-o  |
| RSTSRC.1         | R_SF          | Software res                                                                                                                                                                                                                                                                                                 | et Flag. C   | leared by    | software by   | y writing a | '0' to the b | oit or a Pov | ver-on reset |
| RSTSRC.0         | R_EX          | External reset Flag. When this bit is '1', it indicates external pin reset. Cleared by softwarby writing a '0' to the bit or a Power-on reset. If RST is still asserted after the Power-or reset is over, R_EX will be asserted.                                                                             |              |              |               |             |              |              |              |

Figure 17: Reset Sources register

### **Reset vector**

- Following reset, the LPC932 will fetch instructions from either address 0000h or the Boot address. The Boot address is formed by using the Boot Vector as the high byte of the address and the low byte of the address =00h. The Boot address will be used if a UART break reset occurs or the non-volatile Boot Status bit (BOOTSTAT.0) = 1, or the device has been forced into ISP mode.Otherwise, instructions will be fetched from address 0000H.

P89LPC932

#### Timers/Counters 0 and 1

The LPC932 has two general-purpose counter/timers which are upward compatible with the 80C51 Timer 0 and Timer 1. Both can be configured to operate either as timers or event counters (see Figure 18). An option to automatically toggle the Tx pin upon timer overflow has been added.

In the "Timer" function, the register is incremented every PCLK.

In the "Counter" function, the register is incremented in response to a 1-to-0 transition on its corresponding external input pin (T0 or T1). The external input is sampled once during every machine cycle. When the pin is high during one cycle and low in the next cycle, the count is incremented. The new count value appears in the register during the cycle following the one in which the transition was detected. Since it takes 2 machine cycles (4 CPU clocks) to recognize a 1-to-0 transition, the maximum count rate is 1/4 of the CPU clock frequency. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it should be held for at least one full machine cycle.

The "Timer" or "Counter" function is selected by control bits  $TnC/\overline{T}$  (x = 0 and 1 for Timers 0 and 1 respectively) in the Special Function Register TMOD. Timer 0 and Timer 1 have five operating modes (modes 0, 1, 2, 3 and 6), which are selected by bit-pairs (TnM1, TnM0) in TMOD and TnM2 in TAMOD. Modes 0, 1, 2 and 6 are the same for both Timers/Counters. Mode 3 is different. The operating modes are described later in this section.

| TMOD            |                | 7                                                                                                                                         | 6        | 5    | 4    | 3      | 2           | 1            | 0                                              |
|-----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|--------|-------------|--------------|------------------------------------------------|
| Address: 89h    |                | T1GATE                                                                                                                                    | T1C/T    | T1M1 | T1M0 | T0GATE | T0C/T       | T0M1         | TOMO                                           |
| Not bit address | sable          | <u> </u>                                                                                                                                  |          |      |      |        |             |              | <u>'                                      </u> |
| Reset Source(   | s): Any source |                                                                                                                                           |          |      |      |        |             |              |                                                |
| Reset Value:    | 00000000B      |                                                                                                                                           |          |      |      |        |             |              |                                                |
| BIT             | SYMBOL         | FUNCTION                                                                                                                                  |          |      |      |        |             |              |                                                |
| TMOD.7          | T1GATE         | Gating contr<br>high and the<br>control bit is                                                                                            | TR1 cont |      |      |        |             |              | the INT1 pin is<br>en the TR1                  |
| TMOD.6          | T1C/T          | Timer or Cou<br>for Counter (                                                                                                             |          |      |      |        | er operatio | on (input fr | om CCLK). Set                                  |
| TMOD.5, 4       | T1M1,T1M0      | Mode Select determine the                                                                                                                 |          |      |      |        | T1M2 bit    | in the TAM   | 1OD register to                                |
| TMOD.3          | T0GATE         | Gating contr<br>high and the<br>control bit is                                                                                            | TR0 cont |      |      |        |             |              | the INTO pin is<br>en the TRO                  |
| TMOD.2          | T0C/T          | Timer or Counter Selector for Timer 0. Cleared for Timer operation (input from CCLK). Se for Counter operation (input from T0 input pin). |          |      |      |        |             |              |                                                |
| TMOD.1, 0       | TOM1,TOM0      | Mode Select for Timer 0. These bits are used with the T0M2 bit in the TAMOD registed determine the Timer 0 mode (see Figure 19).          |          |      |      |        |             |              | MOD register to                                |

Figure 18: Timer/Counter Mode Control register (TMOD)

P89LPC932

| TAMOD           |               | 7                                                                                                            | 6           | 5           | 4             | 3           | 2           | 1          | 0                               |
|-----------------|---------------|--------------------------------------------------------------------------------------------------------------|-------------|-------------|---------------|-------------|-------------|------------|---------------------------------|
| Address: 8Fh    |               | -                                                                                                            | -           | -           | T1M2          | -           | -           | -          | T0M2                            |
| Not bit address | able          |                                                                                                              |             |             |               |             |             |            |                                 |
| Reset Source(s  | s): Any reset |                                                                                                              |             |             |               |             |             |            |                                 |
| Reset Value:    | xxx0xxx0B     |                                                                                                              |             |             |               |             |             |            |                                 |
| BIT             | SYMBOL        | FUNCTION                                                                                                     |             |             |               |             |             |            |                                 |
| TAMOD.7-5       | -             | Reserved fo                                                                                                  | r future us | e. Should   | not be set    | to 1 by us  | er program  | ns.        |                                 |
| TAMOD.4         | T1M2          | Mode Select<br>determine Ti                                                                                  |             |             | is used with  | n T1M1 an   | nd T1M0 in  | the TMO    | D register to                   |
| TAMOD.3-1       | -             | Reserved fo                                                                                                  | r future us | e. Should   | not be set    | to 1 by us  | er program  | ns.        |                                 |
| TAMOD.0         | T0M2          | Mode Select bit 2 for Timer 0. It is used with T0M1 and T0M0 in the TMOD register to determine Timer 0 mode. |             |             |               |             |             |            |                                 |
|                 | TnM2-TnM0     | Timer Mode                                                                                                   |             |             |               |             |             |            |                                 |
|                 | 000           | 8048 Timer '                                                                                                 | 'TLn" serv  | es as 5-bit | t prescaler.  |             |             |            |                                 |
|                 | 0 0 1         | 16-bit Timer                                                                                                 | Counter "   | THn" and '  | "TLn" are c   | ascaded;    | there is no | prescale   | ·.                              |
|                 | 0 1 0         | 8-bit auto-re overflows.                                                                                     | oad Time    | r/Counter.  | THn holds     | a value w   | hich is loa | ded into T | Ln when it                      |
|                 | 011           |                                                                                                              | ard Timer   | 0 control b | oits. TH0 is  | an 8-bit ti | mer only, o |            | inter controlle<br>by the Timer |
|                 | 100           | Reserved. U                                                                                                  | ser must ı  | not configu | ure to this n | node.       |             |            |                                 |
|                 | 1 0 1         | Reserved. U                                                                                                  | ser must ı  | not configu | ure to this n | node.       |             |            |                                 |
|                 | 110           | PWM mode                                                                                                     | (see secti  | on "Mode    | 6").          |             |             |            |                                 |
|                 | 111           | Reserved. U                                                                                                  | ser must ı  | not configu | ire to this n | node.       |             |            |                                 |

Figure 19: Timer/Counter Auxiliary Mode Control register (TAMOD)

### Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 21 shows Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The count input is enabled to the Timer when TRn = 1 and either TnGATE = 0 or  $\overline{\text{INTn}}$  = 1. (Setting TnGATE = 1 allows the Timer to be controlled by external input  $\overline{\text{INTn}}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 20). The TnGATE bit is in the TMOD register.

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer 0 and Timer 1. See Figure 21. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

### Mode 1

Mode 1 is the same as Mode 0, except that all 16 bits of the timer register (THn and TLn) are used. See Figure 22.

### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 23. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which must be preset by software. The reload leaves THn unchanged. Mode 2 operation is the same for Timer 0 and Timer 1.

P89LPC932

#### Mode 3

When Timer 1 is in Mode 3 it is stopped. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate 8-bit counters. The logic for Mode 3 on Timer 0 is shown in Figure 24. TL0 uses the Timer 0 control bits: T0C/T, T0GATE, TR0, INTO, and TF0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications that require an extra 8-bit timer. With Timer 0 in Mode 3, an LPC932 device can look like it has three Timer/Counters.

Note: When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it into and out of its own Mode 3. It can still be used by the serial port as a baud rate generator, or in any application not requiring an interrupt.

#### Mode 6

In this mode, the corresponding timer can be changed to a PWM with a full period of 256 timer clocks (see Figure 25). Its structure is similar to mode 2, except that:

- TFn (n = 0 and 1 for Timers 0 and 1 respectively) is set and cleared in hardware;
- The low period of the TFn is in THn, and should be between 1 and 254, and;
- The high period of the TFn is always 256-THn.
- Loading THn with 00h will force the Tx pin high, loading THn with FFh will force the Tx pin low.

Note that interrupt can still be enabled on the low to high transition of TFn, and that TFn can still be cleared in software like in any other modes.

| TCON          |                 |                                                                                                                                                         | 7       | 6                         | 5           | 4                                  | 3           | 2          | 1           | 0          |      |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|-------------|------------------------------------|-------------|------------|-------------|------------|------|
| Address: 88h  |                 | Т                                                                                                                                                       | F1      | TR1                       | TF0         | TR0                                | IE1         | IT1        | IE0         | IT0        |      |
| Bit addressab | ole             |                                                                                                                                                         |         |                           |             |                                    |             |            |             |            | _    |
| Reset Source  | e(s): Any reset |                                                                                                                                                         |         |                           |             |                                    |             |            |             |            |      |
| Reset Value:  | 00000000B       |                                                                                                                                                         |         |                           |             |                                    |             |            |             |            |      |
| BIT           | SYMBOL          | FUNC <sup>*</sup>                                                                                                                                       | TION    |                           |             |                                    |             |            |             |            |      |
| TCON.7        | TF1             | when t                                                                                                                                                  | he inte |                           |             | dware on T<br>or by softw          |             |            |             |            |      |
| TCON.6        | TR1             | Timer                                                                                                                                                   | 1 Run   | control bit               | . Set/clear | ed by soft                         | ware to tui | n Timer/C  | ounter 1 o  | n/off.     |      |
| TCON.5        | TF0             | when t                                                                                                                                                  | he pro  | cessor ve                 |             | dware on T<br>interrupt r<br>ware) |             |            |             |            |      |
| TCON.4        | TR0             | Timer (                                                                                                                                                 | 0 Run   | control bit               | . Set/clear | ed by soft                         | ware to tui | n Timer/C  | ounter 0 o  | n/off.     |      |
| TCON.3        | IE1             |                                                                                                                                                         |         |                           |             | ware when<br>s processe            |             |            | edge is det | ected. Cle | ared |
| TCON.2        | IT1             |                                                                                                                                                         |         | pe contro<br>ernal inter  |             | leared by                          | software to | specify fa | alling edge | low level  |      |
| TCON.1        | IE0             | Interrupt 0 Edge flag. Set by hardware when external interrupt 0 edge is detected. Cleared by hardware when the interrupt is processed, or by software. |         |                           |             |                                    |             |            |             | ared       |      |
| TCON.0        | IT0             |                                                                                                                                                         |         | ype contro<br>ernal inter |             | leared by s                        | software to | specify fa | alling edge | /low level |      |

Figure 20: Timer/Counter Control register (TCON)



Figure 21: Timer/Counter 0 or 1 in Mode 0 (13-bit counter)



Figure 22: Timer/Counter 0 or 1 in Mode 1 (16-bit counter)



Figure 23: Timer/Counter 0 or 1 in Mode 2 (8-bit auto-reload)



Figure 24: Timer/Counter 0 Mode 3 (two 8-bit counters)



Figure 25: Timer/Counter 0 or 1 in Mode 6 (PWM auto-reload)

### **Timer Overflow toggle output**

Timers 0 and 1 can be configured to automatically toggle a port output whenever a timer overflow occurs. The same device pins that are used for the T0 and T1 count inputs and PWM outputs are also used for the timer toggle outputs. This function is enabled by control bits ENT0 and ENT1 in the AUXR1 register, and apply to Timer 0 and Timer 1 respectively. The port outputs will be a logic 1 prior to the first timer overflow when this mode is turned on.In order for this mode to function, the C/T bit must be cleared selecting PCLK as the clock source for the timer.

P89LPC932

### **Real-time Clock/System Timer**

The LPC932 has a simple Real-time Clock/System Timer that allows a user to continue running an accurate timer while the rest of the device is powered down. The Real-time Clock can be an interrupt or a wake-up source (see Figure 9). The Real-time Clock is a 23-bit down counter. The clock source for this counter can be either the CPU clock (CCLK) or the XTAL1-2 oscillator, provided that the XTAL1-2 oscillator is not being used as the CPU clock. If the XTAL1-2 oscillator is used as the CPU clock, then the RTC will use CCLK as its clock source regardless of the state of the RTCS1:0 in the RTCCON register. There are three SFRs used for the RTC:

- RTCCON Real-time Clock control.
- RTCH Real-time Clock counter reload high (bits 22-15).
- RTCL Real-time Clock counter reload low (bits 14-7).



Figure 26: Real-time Clock/System Timer block diagram

The Real-time Clock/System Timer can be enabled by setting the RTCEN (RTCCON.0) bit. The Real-time Clock is a 23-bit down counter (initialized to all 0's when RTCEN = 0) that is comprised of a 7-bit prescaler and a 16-bit loadable down counter. When RTCEN is written with '1', the counter is first loaded with (RTCH,RTCL,'1111111') and will count down. When it reaches all 0's, the counter will be reloaded again with (RTCH,RTCL,'1111111') and a flag - RTCF (RTCCON.7) -will be set.

Any write to RTCH and RTCL in-between the Real-time Clock reloading will not cause reloading of the counter. When the current count terminates, the contents of RTCH and RTCL will be loaded into the counter and the new count will begin. An immediate reload of the counter can be forced by clearing the RTCEN bit to '0' and then setting it back to '1'.

P89LPC932

### **Real-time Clock source**

RTCS1-0 (RTCCON.6-5) are used to select the clock source for the RTC if either the Internal RC oscillator or the internal WD oscillator is used as the CPU clock. If the internal crystal oscillator or the external clock input on XTAL1 is used as the CPU clock, then the RTC will use CCLK as its clock source.

Table 10: Real-time Clock/System Timer clock sources

| RTCS1<br>(RTCCON.6) | RTCS0<br>(RTCCON.5) | FOSC2<br>(UCFG1.2) | FOSC1<br>(UCFG1.1) | FOSC0<br>(UCFG1.0) | RTC clock source         | CPU clock source         |
|---------------------|---------------------|--------------------|--------------------|--------------------|--------------------------|--------------------------|
| х                   | Х                   | 0                  | 0                  | 0                  | CCLK                     | High frequency crystal   |
| х                   | Х                   | 0                  | 0                  | 1                  | CCLK                     | Medium frequency crystal |
| х                   | Х                   | 0                  | 1                  | 0                  | CCLK                     | Low frequency crystal    |
| 0                   | 0                   |                    |                    |                    | High frequency crystal   |                          |
| 0                   | 1                   | 0                  | 1                  | 1                  | Medium frequency crystal | Internal RC oscillator   |
| 1                   | 0                   | U                  | ı                  | ı                  | Low frequency crystal    | internal RC oscillator   |
| 1                   | 1                   |                    |                    |                    | CCLK                     |                          |
| 0                   | 0                   |                    |                    |                    | High frequency crystal   |                          |
| 0                   | 1                   | 4                  | 0                  | 0                  | Medium frequency crystal | Watahdag agaillatar      |
| 1                   | 0                   | 1                  | U                  | 0                  | Low frequency crystal    | Watchdog oscillator      |
| 1                   | 1                   |                    |                    |                    | CCLK                     |                          |
| Х                   | Х                   | 1                  | 0                  | 1                  | undefined                | undefined                |
| Х                   | Х                   | 1                  | 1                  | 0                  | undefined                | undefined                |
| Х                   | Х                   | 1                  | 1                  | 1                  | CCLK                     | External clock input     |

### **Changing RTCS1-0**

RTCS1-0 cannot be changed if the RTC is currently enabled (RTCCON.0 =1). Setting RTCEN and updating RTCS1-0 may be done in a single write to RTCCON. However, if RTCEN = 1, this bit must first be cleared before updating RTCS1-0.

### Real-time Clock interrupt/wake up

If ERTC (RTCCON.1), EWDRT (IEN1.0.6) and EA (IEN0.7) are set to '1', RTCF can be used as an interrupt source. This interrupt vector is shared with the watchdog timer. It can also be a source to wake up the device.

P89LPC932

Reset sources affecting the Real-time Clock
Only power-on reset will reset the Real-time Clock and its associated SFRs to their default state

| RTCCON          |                |                                                                                                                                                                                                                                         |                                                                                                                                     |                             |                                                            |                          |                             |                        |                       |        |  |
|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------|--------------------------|-----------------------------|------------------------|-----------------------|--------|--|
| Address: D1h    |                |                                                                                                                                                                                                                                         | 7                                                                                                                                   | 6                           | 5                                                          | 4                        | 3                           | 2                      | 1                     | 0      |  |
| Not bit address | able           |                                                                                                                                                                                                                                         | RTCF                                                                                                                                | RTCS1                       | RTCS0                                                      | -                        | -                           | -                      | ERTC                  | RTCEN  |  |
| Reset Source(s  | ): Power-up on | ly                                                                                                                                                                                                                                      |                                                                                                                                     |                             |                                                            |                          |                             |                        |                       |        |  |
| Reset Value: 01 | 11xxx00B       |                                                                                                                                                                                                                                         |                                                                                                                                     |                             |                                                            |                          |                             |                        |                       |        |  |
| BIT             | SYMBOL         | FUN                                                                                                                                                                                                                                     | ICTION                                                                                                                              |                             |                                                            |                          |                             |                        |                       |        |  |
| RTCCON.7        | RTCF           |                                                                                                                                                                                                                                         | Real-time Clock Flag. This bit is set to '1' when the 23-bit Real-time Clock reaches a count of '0'. It can be cleared in software. |                             |                                                            |                          |                             |                        |                       |        |  |
| RTCCON.6-5      | RTCS1-0        | Rea                                                                                                                                                                                                                                     | I-time Clo                                                                                                                          | ck source                   | select (see                                                | Table 10                 | ).                          |                        |                       |        |  |
| RTCCON.4-2      | -              | Res                                                                                                                                                                                                                                     | erved for t                                                                                                                         | future use.                 | Should no                                                  | t be set to              | 1 by user                   | programs               | S.                    |        |  |
| RTCCON.1        | ERTC           | wate<br>wate                                                                                                                                                                                                                            | chdog time<br>chdog time                                                                                                            | er. Note the<br>er can be e | t enable. T<br>at if the use<br>enabled to g<br>mine whetl | er configu<br>generate a | ration bit V<br>an interrup | VDTE (UC<br>t. Users c | FG1.7) is an read the | e RTCF |  |
| RTCCON.0        | RTCEN          | Real-time Clock enable. The Real-time Clock will be enabled if this bit is '1'. Note that this bit will not Power down the Real-time Clock. The RTCPD bit (PCONA.7) if set, will Power down and disable this block regardless of RTCEN. |                                                                                                                                     |                             |                                                            |                          |                             |                        |                       |        |  |

Figure 27: RTCCON Register

45 2002 Nov 22

P89LPC932

### Capture/Compare Unit (CCU)

This unit features:

- A 16-bit timer with 16-bit reload on overflow
- Selectable clock (CCUCLK), with a prescaler to divide the clock source by any integer between 1 and 1024.
- 4 Compare / PWM outputs with selectable polarity
- · Symmetrical / Asymmetrical PWM selection
- · 2 Capture inputs with event counter and digital noise rejection filter
- 7 interrupts with common interrupt vector (one Overflow, 2xCapture, 4xCompare),
- Safe 16-bit read/write via shadow registers.



Figure 28: Capture Compare Unit block diagram

### **CCU Clock (CCUCLK)**

The CCU runs on the CCUCLK, which can be either PCLK in basic timer mode or the output of a PLL (see Figure 28). The PLL is designed to use a clock source between 0.5 MHz to 1 MHz that is multiplied by 32 to produce a CCUCLK between 16 MHz and 32 MHz in PWM mode (asymmetrical or symmetrical). The PLL contains a 4-bit divider (PLLDV3:0 bits in the TCR21 register) to help divide PCLK into a frequency between 0.5 MHz and 1 MHz

#### CCU Clock prescaling

This CCUCLK can further be divided down by a prescaler. The prescaler is implemented as a 10-bit free-running counter with programmable reload at overflow. Writing a value to the prescaler will cause the prescaler to restart.

### **Basic timer operation**

The Timer is a free-running up/down counter counting at the pace determined by the prescaler. The timer is started by setting the CCU Mode Select bits TMOD21 and TMOD20 in the CCU Control Register 0 (TCR20) as shown in the table in the TCR20 register description (Figure 30).

The CCU direction control bit, TDIR2, determines the direction of the count. TDIR2=0: Count up, TDIR2=1: Count down. If the timer counting direction is changed while the counter is running, the count sequence will be reversed in the CCUCLK cycle following the write of TDIR2. The timer can be written or read at any time and newly-written values will take effect when the prescaler overflows. The timer is accessible through two SFRs, TL2(low byte) and TH2(high byte). A third 16-bit SFR, TOR2H:TOR2L, determines the overflow reload value. TL2, TH2 and TOR2H, TOR2L will be 0 after a reset.

P89LPC932

Up-counting: When the timer contents are FFFFH, the next CCUCLK cycle will set the counter value to the contents of TOR2H:TOR2L.

Down-counting: When the timer contents are 0000H, the next CCUCLK cycle will set the counter value to the contents of TOR2H:TOR2L. During the CCUCLK cycle when the reload is performed, the CCU Timer Overflow Interrupt Flag (TOIF2) in the CCU Interrupt Flag Register (TIFR2) will be set, and, if the EA bit in the IEN0 register and ECCU bit in the IEN1 register (IEN1.4) are set, program execution will vector to the overflow interrupt. The user has to clear the interrupt flag in software by writing a logical '0' to it.

When writing to the reload registers, TOR2H and TOR2L, the values written are stored in two 8-bit shadow registers. In order to latch the contents of the shadow registers into TOR2H and TOR2L, the user must write a logical one to the CCU Timer Compare/Overflow Update bit TCOU2, in CCU Timer Control Register 1 (TCR21). The function of this bit depends on whether the timer is running in PWM mode or in basic timer mode. In basic timer mode, writing a one to TCOU2 will cause the values to be latched immediately and the value of TCOU2 will always read as zero. In PWM mode, writing a one to TCOU2 will cause the contents of the shadow registers to be updated on the next CCU Timer overflow. As long as the latch is pending, TCOU2 will read as one and will return to zero when the latching takes place. TCOU2 also controls the latching of the Output Compare registers OCR2A, OCR2B and OCR2C.

When writing to timer high byte, TH2, the value written is stored in a shadow register. When TL2 is written, the contents of TH2's shadow register is transferred to TH2 at the same time that TL2 gets updated. Thus, TH2 should be written prior to writing to TL2. If a write to TL2 is followed by another write to TL2, without TH2 being written in between, the value of TH2 will be transferred directly to the high byte of the timer.

If the 16-bitCCU Timer is to be used as an 8-bit timer, the user can write FFh (for upcounting) or 00h (for downcounting) to TH2. When TL2 is written, FFh:TH2 (for upcounting) and 00h (for downcounting) will be loaded to CCU Timer. The user will not need to rewrite TH2 again for an 8-bit timer operation unless there is a change in count direction.

When reading the timer, TL2 must be read first. When TL2 is read, the contents of the timer high byte are transferred to a shadow register in the same PCLK cycle as the read is performed. When TH2 is read, the contents of the shadow register are read instead. If a read from TL2 is followed by another read from TL2 without TH2 being read in between, the high byte of the timer will be transferred directly to TH2.



Figure 29: CCU Prescaler Control register

P89LPC932

| TCR20        |                  |                                 |             |            |              |             |              |              |                |
|--------------|------------------|---------------------------------|-------------|------------|--------------|-------------|--------------|--------------|----------------|
| Address: C8  | Bh               | 7                               | 6           | 5          | 4            | 3           | 2            | 1            | 0              |
| Bit addressa | able             | PLLEN                           | HLTRN       | HLTEN      | ALTCD        | ALTAB       | TDIR2        | TMOD21       | TMOD20         |
| Reset Source | ce(s): Any reset |                                 |             |            |              |             |              |              |                |
| Reset Value  | e: 00000000B     |                                 |             |            |              |             |              |              |                |
|              |                  |                                 |             |            |              |             |              |              |                |
| BIT          | SYMBOL           | FUNCTION                        |             |            |              |             |              |              |                |
| TCR20.7      | PLLEN            | Phase Locke<br>this bit it will | •           |            | en set to ,1 | starts PLI  | _ operatio   | n. After the | PLL is in lock |
| TCR20.6      | HLTRN            | PWM Halt. W<br>must clear th    |             |            | nalt took pl | ace. In ord | ler to re-ad | ctivate the  | PWM, the user  |
| TCR20.5      | HLTEN            | PWM Halt Ei                     |             |            |              |             |              |              |                |
| TCR20.4      | ALTCD            | PWM channel channel C ar        |             | •          | •            |             |              | t, the outp  | ut of PWM      |
| TCR20.3      | ALTAB            | PWM channel A ar                |             |            |              |             |              | t, the outp  | ut of PWM      |
| TCR20.2      | TDIR2            | Count directi                   | on of the ( | CCU Time   | r. When 0,   | count up,   | when 1, c    | ount down    |                |
| TCR20.1-0    | TMOD21 TMOD20    | CCU Timer N                     | Mode Sele   | ct.        |              |             |              |              |                |
|              | TMOD21,TMOD20    | CCU Timer M                     | <u>Mode</u> |            |              |             |              |              |                |
|              | 00               | Timer is stop                   | ped         |            |              |             |              |              |                |
|              | 01               | Basic timer f                   | unction     |            |              |             |              |              |                |
|              | 10               | Asymmetrica                     | al PWM (u   | ses PLL as | s clock sou  | ırce)       |              |              |                |
|              | 11               | Symmetrical                     | PWM (use    | es PLL as  | clock sour   | ce)         |              |              |                |
|              |                  |                                 |             |            |              |             |              |              |                |
|              |                  |                                 |             |            |              |             |              |              |                |

Figure 30: CCU Control register 0

### **Output compare**

The four output compare channels A, B, C and D are controlled through four 16-bit SFRs, OCRAH:OCRAL, OCRBH:OCRBL, OCRCH:OCRCL, OCRDH: OCRDL. Each output compare channel needs to be enabled in order to operate. The channel is enabled by selecting a Compare Output Action by setting the OCMx1:0 bits in the Capture Compare x Control Register – CCCRx (x=A, B, C, D). When a compare channel is enabled, the user will have to set the associated I/O pin to the desired output mode to connect the pin. (**Note**: The SFR bits for port pins P2.6, P1.6, P1.7, P2.1 must be set to '1' in order for the compare channel outputs to be visible at the port pins.) When the contents of TH2:TL2 match that of OCRxH:OCRxL, the Timer Output Compare Interrupt Flag - TOCFx is set in TIFR2. This happens in the CCUCLK cycle after the compare takes place. If EA and the Timer Output Compare Interrupt Enable bit – TOCIE2x (in TICR2 register), as well as ECCU bit in IEN1 are all set, the program counter will be vectored to the corresponding interrupt. The user must manually clear the bit by writing a '0' to it.

Two bits in OCCRx, the Output Compare x Mode bits OCMx1 and OCMx0 select what action is taken when a compare match occurs. Enabled compare actions take place even if the interrupt is disabled.

In order for a Compare Output Action to occur, the compare values must be within the counting range of the CCU timer.

When the compare channel is enabled, the I/O pin (which must be configured as an output) will be connected to an internal latch controlled by the compare logic. The value of this latch is zero from reset and can be changed by invoking a forced compare. A forced compare is generated by writing a '1' to the Force Compare x Output bit – FCOx bit in OCCRx. Writing a one to this bit generates a transition on the corresponding I/O pin as set up by OCMx1/OCMx0 without causing an interrupt. In basic timer operating mode the FCOx bits always read zero. (**Note**: This bit has a different function in PWM mode.) When an output compare

P89LPC932

pin is enabled and connected to the compare latch, the state of the compare pin remains unchanged until a compare event or forced compare occurs.

| CCCRx                  |                 |                                              |                                                          |              |             |             |             |                |              |  |
|------------------------|-----------------|----------------------------------------------|----------------------------------------------------------|--------------|-------------|-------------|-------------|----------------|--------------|--|
| Address: CC            | CRA:EAh, CCCRB: | : EBh, CCCRC                                 | : ECh, CC                                                | CRD: EDh     |             |             |             |                |              |  |
| Not bit addre          | ssable          | 7                                            | 6                                                        | 5            | 4           | 3           | 2           | 1              | 0            |  |
| Reset Source           | e(s): Any reset | ICECx2                                       | ICECx1                                                   | ICECx0       | ICESx       | ICNFx       | FCOx        | OCMx1          | OCMx0        |  |
| Reset Value: 00000000B |                 |                                              |                                                          |              |             |             |             |                |              |  |
| BIT                    | SYMBOL          | <b>FUNCTION</b>                              |                                                          |              |             |             |             |                |              |  |
| CCCRx.7                | ICECx2          | Capture Dela                                 | y Setting                                                | Bit 2. Chec  | k Table 1   | for detail  | s.          |                |              |  |
| CCCRx.6                | ICECx1          | Capture Dela                                 | Capture Delay Setting Bit 1. Check Table 11 for details. |              |             |             |             |                |              |  |
| CCCRx.5                | ICECx0          | Capture Dela                                 | y Setting                                                | Bit 0. Chec  | k Table 1   | for detail  | S.          |                |              |  |
| CCCRx.4                | ICESx           | Input Capture<br>Positive edge               | •                                                        |              | When 0: N   | egative ec  | lge trigger | s a capture    | e, When 1:   |  |
| CCCRx.3                | ICNFx           | Input Capture consecutive s<br>The inputs ar | samples of                                               | f the same   | value in or | der to reco | ognize an   | edge as a      | capture ever |  |
| CCCRx.2                | FCOx            | Force Compa                                  | are X Outp                                               | out Bit. Who | en set, inv | oke a forc  | e compare   | <del>)</del> . |              |  |
| CCCRx.1-0              | OCMx1,OCMx0     | Output Comp                                  | are x Mod                                                | de. See Tal  | ble 12.     |             |             |                |              |  |

Figure 31: Capture Compare Control register

When the user writes to change the output compare value, the values written to OCRH2x and OCRL2x are transferred to two 8-bit shadow registers. In order to latch the contents of the shadow registers into the capture compare register, the user must write a logical one to the CCU Timer Compare/Overflow Update bit TCOU2, in the CCU Control Register 1 - TCR21. The function of this bit depends on whether the timer is running in PWM mode or in basic timer mode. In basic timer mode, writing a one to TCOU2 will cause the values to be latched immediately and the value of TCOU2 will always read as zero. In PWM mode, writing a one to TCOU2 will cause the contents of the shadow registers to be updated on the next CCU Timer overflow. As long as the latch is pending, TCOU2 will read as one and will return to zero when the latch takes place. TCOU2 also controls the latching of all the Output Compare registers as well as the Timer Overflow Reload registers - TOR2.

#### Input capture

Input capture is always enabled. Each time a capture event occurs on one of the two input capture pins, the contents of the timer is transferred to the corresponding 16-bit input capture register ICRAH:ICRAL or ICRBH:ICRBL. The capture event is defined by the Input Capture Edge Select – ICESx bit (x being A or B) in the CCCRx register. The user will have to configure the associated I/O pin as an input in order for an external event to trigger a capture.

A simple noise filter can be enabled on the input capture input. When the Input Capture Noise Filter ICNFx bit is set, the capture logic needs to see four consecutive samples of the same value in order to recognize an edge as a capture event. The inputs are sampled every two CCLK periods regardless of the speed of the timer.

An event counter can be set to delay a capture by a number of capture events. The three bits ICECx2, ICECx1 and ICECx0 in the CCCRx register determine the number of edges the capture logic has to see before an input capture occurs.

When a capture event is detected, the Timer Input Capture x (x is A or B) Interrupt Flag – TICF2x (TIFR2.1 or TIFR2.0) is set. If EA and the Timer Input Capture x Enable bit – TICIE2x (TICR2.1 or TICR2.0) is set as well as the ECCU (IEN1.4) bit is set, the program counter will be vectored to the corresponding interrupt. The interrupt flag must be cleared manually by writing a '0' to it.

When reading the input capture register, ICRxL must be read first. When ICRxL is read, the contents of the capture register high byte are transferred to a shadow register. When ICRxH is read, the contents of the shadow register are read instead. (If a read from ICRxL is followed by another read from ICRxL without ICRxH being read in between, the new value of the capture register high byte (from the last ICRxL read) will be in the shadow register.)

P89LPC932

Table 11: Event delay counter for input capture

| ICECx2<br>(CCCRx.7) | ICECx1<br>(CCCRx.6) | ICECx0<br>(CCCRx.5) | Delay (numbers of edges) |
|---------------------|---------------------|---------------------|--------------------------|
| 0                   | 0                   | 0                   | 0                        |
| 0                   | 0                   | 1                   | 1                        |
| 0                   | 1                   | 0                   | 2                        |
| 0                   | 1                   | 1                   | 3                        |
| 1                   | 0                   | 0                   | 4                        |
| 1                   | 0                   | 1                   | 5                        |
| 1                   | 1                   | 0                   | 7                        |
| 1                   | 1                   | 1                   | 15                       |

### **PWM** operation

PWM Operation has two main modes, asymmetrical and symmetrical. These modes of timer operation are selected by writing 10H or 11H to TMOD21:TMOD20 as shown in section "Basic timer operation".

In asymmetrical PWM operation, the CCU Timer operates in downcounting mode regardless of the setting of TDIR2. In this case, TDIR2 will always read 1.

In symmetrical mode, the timer counts up/down alternately and the value of TDIR2 has no effect. The main difference from basic timer operation is the operation of the compare module, which in PWM mode is used for PWM waveform generation. Table 12 shows the behavior of the compare pins in PWM mode.

The user will have to configure the output compare pins as outputs in order to enable the PWM output. As with basic timer operation, when the PWM (compare) pins are connected to the compare logic, their logic state remains unchanged. However, since the bit FCO is used to hold the halt value, only a compare event can change the state of the pin.



Figure 32: Asymmetrical PWM, downcounting



Figure 33: Symmetrical PWM

The CCU Timer Overflow interrupt flag is set when the counter changes direction at the top. For example, if TOR contains 01FFH, CCU Timer will count: ...01FEH, 01FFH, 01FEH,... The flag is set in the counter cycle after the change from TOR to TOR-1.

When the timer changes direction at the bottom, in this example, it counts ...,0001H, 0000H, 0001H,... The CCU Timer overflow interrupt flag is set in the counter CCUCLK cycle after the transition from 0001H to 0000H.

The status of the TDIR2 bit in TCR20 reflects the current counting direction. Writing to this bit while operating in symmetrical mode has no effect.

P89LPC932

### **Alternating Output Mode**

In asymmetrical mode, the user can program PWM channels A/B and C/D as alternating pairs for bridge drive control. By setting ALTAB or ALTCD bits in TCR20, the output of these PWM channels are alternately gated on every counter cycle. This is shown in the following figure:



Figure 34: Alternate Output Mode

**Table 12: Output Compare Pin Behavior** 

| OCMx1 <sup>1</sup> | OCMx0 <sup>1</sup> | Output Compare pin behavior                                           |                                                                                                   |                                                                                                                       |  |  |  |  |  |  |  |
|--------------------|--------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| (CCCRx.1)          | (CCCRx.0)          | Basic timer mode                                                      | Basic timer mode Asymmetrical PWM                                                                 |                                                                                                                       |  |  |  |  |  |  |  |
| 0                  | 0                  | Output compare disabled. On po                                        | ower-on, this is the default state, a                                                             | and pins are configured as inputs.                                                                                    |  |  |  |  |  |  |  |
| 0                  | 1                  | Set when compare in operation. Cleared on <sup>2</sup> compare match. | Non-Inverted PWM. Set on <sup>2</sup> compare match. Cleared on <sup>2</sup> CCU Timer underflow. | Non-Inverted PWM. Cleared on <sup>2</sup> compare match, upcounting. Set on <sup>2</sup> compare match, downcounting. |  |  |  |  |  |  |  |
| 1                  | 0                  |                                                                       | Inverted PWM. Cleared on <sup>2</sup>                                                             | Inverted PWM. Set on <sup>2</sup>                                                                                     |  |  |  |  |  |  |  |
| 1                  | 1                  | Toggles on <sup>2</sup> compare match                                 | compare match. Set on <sup>2</sup> CCU<br>Timer underflow.                                        | compare match, upcounting. Cleared on <sup>2</sup> compare match, downcounting.                                       |  |  |  |  |  |  |  |

### Note:

- 1. x = A, B, C, D
- 2. In this table, "on" means in the CCUCLK cycle after the event takes place.

### Synchronized PWM register update

When the OCRx registers are written, a built in mechanism ensures that the value is not updated in the middle of a PWM pulse. This could result in an odd-length pulse. When the registers are written, the values are placed in two shadow registers, as is the case in basic timer operation mode. Writing to TCOU2 will cause the contents of the shadow registers to be updated on the next CCU Timer overflow. If OCRxH and/or OCRxL are read before the value is updated, the most currently written value is read.

P89LPC932

#### Halt

Setting the HLTEN bit in TCR20 enables the PWM Halt Function. When halt function is enabled, a capture event as enabled for the Input Capture A pin will immediately stop all activity on the PWM pins and set them to a predetermined state defined by FCOx bit. In PWM Mode, the FCOx bits in the CCCRx register hold the value the pin is forced to during halt. The value of the setting can be read back. The capture function and the interrupt will still operate as normal even if it has this added functionality enabled. When the PWM unit is halted, the timer will still run as normal. The HLTRN bit in TCR20 will be set to indicate that a halt took place. In order to re-activate the PWM, the user must clear the HLTRN bit. The user can force the PWM unit into halt by writing a logical one to HLTRN bit.

### **PLL** operation

The PWM module features a Phase Locked Loop that can be used to generate a CCUCLK frequency between 16 MHz and 32 MHz. At this frequency the PWM module provides ultrasonic PWM frequency with 10-bit resolution provided that the crystal frequency is 1 MHz or higher (The PWM resolution is programmable up to 16 bits by writing to TOR2H:TOR2L). The PLL is fed an input signal of 0.5 - 1 MHz and generates an output signal of 32 times the input frequency. This signal is used to clock the timer. The user will have to set a divider that scales PCLK by a factor of 1-16. This divider is found in the SFR register TCR21. The PLL frequency can be expressed as follows:

PLL frequency = PCLK / (N+1)

Where: N is the value of PLLDV3:0.

Since N ranges in 0 - 15, the CCLK frequency can be in the range of PCLK to PCLK/16.

| TCR21                  |                 |                                                                    |                                                |                                                        |                                                  |                                              |                                 |                                            |                 |  |
|------------------------|-----------------|--------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------|--------------------------------------------------|----------------------------------------------|---------------------------------|--------------------------------------------|-----------------|--|
| Address: F9H           |                 | 7                                                                  | 6                                              | 5                                                      | 4                                                | 3                                            | 2                               | 1                                          | 0               |  |
| Not bit addres         | sable           | TCOU2                                                              | -                                              | -                                                      | -                                                | PLLDV.3                                      | PLLDV.2                         | PLLDV.1                                    | PLLDV.0         |  |
| Reset Source           | (s): Any reset  |                                                                    |                                                |                                                        |                                                  |                                              |                                 |                                            |                 |  |
| Reset Value: 0xxx0000B |                 |                                                                    |                                                |                                                        |                                                  |                                              |                                 |                                            |                 |  |
| BIT                    | SYMBOL FUNCTION |                                                                    |                                                |                                                        |                                                  |                                              |                                 |                                            |                 |  |
| TCR21.7                | TCOU2           | and the value cause the co                                         | of TCOU<br>ntents of<br>ong as th<br>akes plac | I2 will alwa<br>the shadov<br>e latch is p<br>e. TCOU2 | ys read a<br>v register<br>ending, T<br>also con | as '0'. In PW<br>rs to be upd<br>COU2 will r | M mode, wated on the ead as '1' | vriting a '1'<br>e next CC<br>and will ret | urn to '0' wher |  |
| TCR21.6-4              | -               | Reserved for future use. Should not be set to '1' by user program. |                                                |                                                        |                                                  |                                              |                                 |                                            |                 |  |
| TCR21.3-0              | PLLDV.3-0       | PLL frequenc                                                       | y divider.                                     |                                                        |                                                  |                                              |                                 |                                            |                 |  |

Figure 35: CCU Control register 1

Setting the PLLEN bit in TCR20 starts the PLL. When PLLEN is set, it will not read back a one until the PLL is in lock. At this time, the PWM unit is ready to operate and the timer can be enabled. The following start-up sequence is recommended.

- 1. Set up the PWM module without starting the timer.
- 2. Calculate the right division factor so that the PLL receives an input clock signal of 500 kHz 1 MHz. Write this value to PLLDV.
- 3. Set PLLEN. Wait until the bit reads one.
- 4. Start the timer by writing a value to bits TMOD21, TMOD20.

When the timer runs from the PLL, the timer operates asynchronously to the rest of the microcontroller. Some restrictions apply:

- The user is discouraged from writing or reading the timer in asynchronous mode. The results may be unpredictable.
- Interrupts and flags are asynchronous. There will be delay as the event may not actually be recognized until some CCLK cycles later (for interrupts and reads).

P89LPC932

### **CCU** interrupt structure

There are seven independent sources of interrupts in the CCU: timer overflow, captured input events on Input Capture blocks A/B, and compare match events on Output Compare blocks A through D. One common interrupt vector is used for the CCU service routine and interrupts can occur simultaneously in system usage. To resolve this situation, a priority encode function of the seven interrupt bits in TIFR2 SFR is implemented (after each bit is AND-ed with the corresponding interrupt enable bit in the TICR2 register). The order of priority is fixed as follows, from highest to lowest:

TOIF2

TICF2A

TICF2B

TOCF2A

TOCF2B

TOCF2C

TOCF2D

When any of the interrupt flags are set in the TIFR2 register, the three bits of output of the priority encoder (see Figure 36) will be available in CCU Timer Interrupt Status Encode (TISE2) register. Note that in order to generate an interrupt, the interrupt enable for the specific source, the CCU global interrupt enable bit (ECCU), and the global interrupt enable bit (EA), all need to be set,

An interrupt service routine for the CCU can be as follows:

- 1. Read the priority-encoded value from the TISE2 register to determine the interrupt source to be handled.
- 2. After the current (highest priority) event is serviced, write a '0' to the corresponding interrupt flag bit in the TIFR2 register to clear the flag.
- 3. Read the TISE2 register. If the priority-encoded interrupt source is '000', all CCU interrupts are serviced and a return from interrupt can occur. Otherwise, return to step 2 for the next interrupt.



Figure 36: Capture/Compare Unit interrupts

P89LPC932

| TISE2          |                            |                                |                           |                                         |                                              |                            |                                      |                                           |                           |                                                                |
|----------------|----------------------------|--------------------------------|---------------------------|-----------------------------------------|----------------------------------------------|----------------------------|--------------------------------------|-------------------------------------------|---------------------------|----------------------------------------------------------------|
| Address: DEh   | 1                          |                                | 7                         | 6                                       | 5                                            | 4                          | 3                                    | 2                                         | 1                         | 0                                                              |
| Not bit addres | ssable                     |                                | -                         | -                                       | -                                            | -                          | -                                    | ENCINT.2                                  | ENCINT.                   | 1ENCINT.0                                                      |
| Reset Source   | Reset Source(s): Any reset |                                |                           |                                         | •                                            | •                          |                                      | •                                         | •                         |                                                                |
| Reset Value:   | xxxxx000B                  |                                |                           |                                         |                                              |                            |                                      |                                           |                           |                                                                |
| BIT            | SYMBOL                     | FUNCT                          | ION                       |                                         |                                              |                            |                                      |                                           |                           |                                                                |
| TISE2.7-3      | -                          | Reserv                         | ed fo                     | future us                               | e. Should                                    | not be set                 | to '1' by ι                          | ıser progra                               | m.                        |                                                                |
| TIFR2.2-0      | ENCINT.2-0                 | flag is s<br>determ<br>corresp | set in<br>ine w<br>oondir | CCU Inter<br>hich interr<br>ng interrup | rupt Flag I<br>upt is to be<br>t flag bit in | Register (T<br>e serviced. | TFR2). The<br>The user<br>register a | ne encoder<br>must write<br>after the cor | output car<br>a '0' to cl | n one interrupt<br>n be read to<br>ear the<br>ng interrupt has |
|                | ENCINT.2-0                 | Interrup                       | ot Sou                    | <u>irce</u>                             |                                              |                            |                                      |                                           |                           |                                                                |
|                | 000                        | No inte                        | rrupt                     | pending.                                |                                              |                            |                                      |                                           |                           |                                                                |
|                | 001                        | Output                         | Com                       | oare Even                               | t D interru                                  | pt (lowest p               | oriority).                           |                                           |                           |                                                                |
|                | 010                        | Output                         | Com                       | oare Even                               | t C interru                                  | pt.                        |                                      |                                           |                           |                                                                |
|                | 011                        | Output                         | Com                       | oare Even                               | t B interru <sub>l</sub>                     | ot.                        |                                      |                                           |                           |                                                                |
|                | 100                        | Output                         | Com                       | oare Even                               | t A interru <sub>l</sub>                     | ot.                        |                                      |                                           |                           |                                                                |
|                | 101                        | Input C                        | aptur                     | e Event B                               | interrupt.                                   |                            |                                      |                                           |                           |                                                                |
|                | 110                        | Input C                        | aptur                     | e Event A                               | interrupt.                                   |                            |                                      |                                           |                           |                                                                |
|                |                            |                                |                           |                                         |                                              |                            |                                      |                                           |                           |                                                                |

Figure 37: CCU Interrupt Status Encode register

P89LPC932

| Address: E9H  | 4               | 7                         | 6                       | 5                       | 4                    | 3                          | 2                                 | 1                        | 0                                    |
|---------------|-----------------|---------------------------|-------------------------|-------------------------|----------------------|----------------------------|-----------------------------------|--------------------------|--------------------------------------|
| Not bit addre |                 | TOIF2                     | T                       | TOCF2C                  |                      |                            |                                   | TICF2B                   | TICF2A                               |
|               | e(s): Any reset | 1011 2                    | 100120                  | 100120                  | 100125               | 1001 ZA                    |                                   | TIOI 2B                  | TIOI ZA                              |
| Reset Value:  |                 |                           |                         |                         |                      |                            |                                   |                          |                                      |
| BIT           | SYMBOL          | FUNCTION                  |                         |                         |                      |                            |                                   |                          |                                      |
| TIFR2.7       | TOIF2           |                           |                         | nterrupt Fla            | g bit. Set b         | oy hardware                | e on CCU                          | Timer ove                | erflow. Cleared                      |
| TIFR2.6       | TOCF2D          |                           | tch that of sinterrupt. | OCRHD:O<br>If EA bit ir | CRLD. Co<br>IENO, EC | mpare cha                  | nnel D mi<br>EN1 and              | ust be enat<br>TOCIE2D   | oled in order to<br>bit are all set, |
| TIFR2.5       | TOCF2C          |                           | tch that of sinterrupt. | OCRHC:O<br>If EA bit ir | CRLC. Co<br>IENO, EC | mpare cha                  | nnel C mi<br>EN1 and              | ust be enat<br>TOCIE2C   | oled in order to<br>bit are all set, |
| TIFR2.4       | TOCF2B          |                           | tch that of interrupt.  | OCRHB:O<br>If EA bit ir | CRLB. Co<br>IEN0, EC | mpare char<br>CU bit in IE | nnel B mu<br>EN1 and              | ust be enat<br>TOCIE2B I | oled in order to<br>oit are set, the |
| TIFR2.3       | TOCF2A          |                           | tch that of interrupt.  | OCRHA:O<br>If EA bit ir | CRLA. Co<br>IENO, EC | mpare char<br>CU bit in IE | nnel A mu<br>EN1 and <sup>-</sup> | ust be enat<br>TOCIE2A I | oled in order to<br>oit are all set, |
| TIFR2.2       | -               | Reserved fo               | r future use            | e. Should r             | not be set           | to '1' by use              | er progra                         | m.                       |                                      |
| TIFR2.1       | TICF2B          | Input Captur is detected. |                         |                         | t Flag Bit.          | Set by hard                | ware whe                          | en an input              | capture event                        |
| TIFR2.0       | TICF2A          | Input Captur is detected. |                         |                         |                      | Set by hard                | ware whe                          | en an input              | capture event                        |
|               |                 |                           |                         |                         |                      |                            |                                   |                          |                                      |

Figure 38: CCU Interrupt Flag register

P89LPC932

| Address: C9h Not bit address |               | 7                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                |             |              |              |            |             |                            |
|------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------|------------|-------------|----------------------------|
|                              |               |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                |             |              |              |            | 1           | 0                          |
| Dooot Course/s               | able          | TOIE2                                                                                                                                                                                                                                          | TOCIE2D                                                                                                                                                                                                                                        | TOCIE2C     | TOCIE2B      | TOCIE2A      | -          | TICIE2B     | TICIE2A                    |
| Reset Source(s               | s): Any reset |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                |             |              |              |            |             |                            |
| Reset Value: 00              | 0000x00B      |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                |             |              |              |            |             |                            |
| BIT                          | SYMBOL        | FUNCTION                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                |             |              |              |            |             |                            |
| TICR2.7                      | TOIE2         | CCU Timer (                                                                                                                                                                                                                                    | Overflow In                                                                                                                                                                                                                                    | nterrupt En | able bit.    |              |            |             |                            |
| TICR2.6                      | TOCIE2D       | compare cha                                                                                                                                                                                                                                    | Output Compare Channel D Interrupt Enable Bit. If EA bit and this bit are set to 1, when compare channel D is enabled and the contents of TH2:TL2 match that of OCRHD:OCRLD, the program counter will vectored to the corresponding interrupt. |             |              |              |            |             |                            |
| TICR2.5                      | TOCIE2C       | Output Compare Channel C Interrupt Enable Bit. If EA bit and this bit are set to 1, when compare channel C is enabled and the contents of TH2:TL2 match that of OCRHC:OCRLC, the program counter will vectored to the corresponding interrupt. |                                                                                                                                                                                                                                                |             |              |              |            |             |                            |
| TICR2.4                      | TOCIE2B       | Output Composite Compare characteristics                                                                                                                                                                                                       | annel B is e                                                                                                                                                                                                                                   | enabled ar  | nd the conto | ents of TH2  | 2:TL2 ma   | tch that of | et to 1, when              |
| TICR2.3                      | TOCIE2A       |                                                                                                                                                                                                                                                | nnel is en                                                                                                                                                                                                                                     | abled and t | the content  | s of TH2:T   | L2 match   | that of OC  | et to 1, when<br>RHA:OCRLA |
| TICR2.2                      | -             | Reserved for                                                                                                                                                                                                                                   | r future use                                                                                                                                                                                                                                   | e. Should r | not be set t | o '1' by use | er prograi | m.          |                            |
| TICR2.1                      | TICIE2B       | Input Captur<br>capture ever<br>interrupt.                                                                                                                                                                                                     |                                                                                                                                                                                                                                                | -           |              |              |            |             |                            |
| TICR2.0                      | TICIE2A       | Input Captur<br>capture ever<br>interrupt.                                                                                                                                                                                                     |                                                                                                                                                                                                                                                | •           |              |              |            |             |                            |

Figure 39: CCU Interrupt Control register

P89LPC932

### **UART**

The LPC932 has an enhanced UART that is compatible with the conventional 80C51 UART except that Timer 2 overflow cannot be used as a baud rate source. The LPC932 does include an independent Baud Rate Generator. The baud rate can be selected from the oscillator (divided by a constant), Timer 1 overflow, or the independent Baud Rate Generator. In addition to the baud rate generation, enhancements over the standard 80C51 UART include Framing Error detection, break detect, automatic address recognition, selectable double buffering and several interrupt options.

The UART can be operated in 4 modes:

#### Mode 0

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted or received, LSB first. The baud rate is fixed at 1/16 of the CPU clock frequency.

#### Mode 1

10 bits are transmitted (through TxD) or received (through RxD): a start bit (logical 0), 8 data bits (LSB first), and a stop bit (logical 1). When data is received, the stop bit is stored in RB8 in Special Function Register SCON. The baud rate is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (see "Baud Rate Generator and selection" section).

#### Mode 2

11 bits are transmitted (through TxD) or received (through RxD): start bit (logical 0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (logical 1). When data is transmitted, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. When data is received, the 9th data bit goes into RB8 in Special Function Register SCON and the stop bit is not saved. The baud rate is programmable to either 1/16 or 1/32 of the CCLK frequency, as determined by the SMOD1 bit in PCON.

#### Mode 3

11 bits are transmitted (through TxD) or received (through RxD): a start bit (logical 0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (logical 1). Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable and is determined by the Timer 1 overflow rate or the Baud Rate Generator (see "Baud Rate Generator and selection" section).

In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI = 0 and REN = 1. Reception is initiated in the other modes by the incoming start bit if REN = 1.

#### SFR space

The UART SFRs are at the following locations:

Table 13: SFR Locations for UARTs.

| Register | Description                        | SFR Location |
|----------|------------------------------------|--------------|
| PCON     | Power Control                      | 87H          |
| SCON     | Serial Port (UART) Control         | 98H          |
| SBUF     | Serial Port (UART) Data Buffer     | 99H          |
| SADDR    | Serial Port (UART) Address         | А9Н          |
| SADEN    | Serial Port (UART) Address Enable  | В9Н          |
| SSTAT    | Serial Port (UART) Status          | ВАН          |
| BRGR1    | Baud Rate Generator Rate High Byte | BFH          |
| BRGR0    | Baud Rate Generator Rate Low Byte  | ВЕН          |
| BRGCON   | Baud Rate Generator Control        | BDH          |

#### **Baud Rate Generator and selection**

The LPC932 enhanced UART has an independent Baud Rate Generator. The baud rate is determined by a value programmed into the BRGR1 and BRGR0 SFRs. The UART can use either Timer 1 or the baud rate generator output as determined by BRGCON.2-1 (see Figure 41). Note that Timer T1 is further divided by 2 if the SMOD1 bit (PCON.7) is set. The independent Baud Rate Generator uses CCLK.

P89LPC932

# **Updating the BRGR1 and BRGR0 SFRs**

The baud rate SFRs, BRGR1 and BRGR0 must only be loaded when the Baud Rate Generator is disabled (the BRGEN bit in the BRGCON register is '0'). This avoids the loading of an interim value to the baud rate generator. (CAUTION: If either BRGR0 or BRGR1 is written when BRGEN = 1, the result is unpredictable.)

Table 14: Baud rate generation for UART.

| SCON.7<br>(SM0) | SCON.6<br>(SM1) | PCON.7<br>(SMOD1) | BRGCON.1<br>(SBRGS) | Receive/transmit baud rate for UART |
|-----------------|-----------------|-------------------|---------------------|-------------------------------------|
| 0               | 0               | Χ                 | Х                   | CCLK/16                             |
|                 |                 | 0                 | 0                   | T1_rate/32                          |
| 0               | 1               | 1                 | 0                   | T1_rate/16                          |
|                 |                 | Х                 | 1                   | CCLK/((BRGR1,BRGR0)+16)             |
| 1               | 0               | 0                 | Х                   | CCLK/32                             |
|                 | U               | 1                 | Х                   | CCLK/16                             |
|                 |                 | 0                 | 0                   | T1_rate/32                          |
| 1               | 1 1             |                   | 0                   | T1_rate/16                          |
|                 |                 | Х                 | 1                   | CCLK/((BRGR1,BRGR0)+16)             |

| BRGCON                 |              |                                                                                                                 |                                                                                                           |   |   |   |   |   |       |  |
|------------------------|--------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|---|---|---|---|-------|--|
| Address: BDh           |              | 7                                                                                                               | 6                                                                                                         | 5 | 4 | 3 | 2 | 1 | 0     |  |
| Not bit addressa       | able         | SBRGS BRG                                                                                                       |                                                                                                           |   |   |   |   |   | BRGEN |  |
| Reset Source(s         | ): Any reset |                                                                                                                 |                                                                                                           |   |   |   |   |   |       |  |
| Reset Value: xxxxxx00B |              |                                                                                                                 |                                                                                                           |   |   |   |   |   |       |  |
| BIT                    | SYMBOL       | FUNCTION                                                                                                        |                                                                                                           |   |   |   |   |   |       |  |
| BRGCON.7-2             | -            | Reserved for                                                                                                    | Reserved for future use. Should not be set to 1 by user programs.                                         |   |   |   |   |   |       |  |
| BRGCON.1               | SBRGS        |                                                                                                                 | Select Baud Rate Generator as the source for baud rates to UART in modes 1 & 3 (see Table 14 for details) |   |   |   |   |   |       |  |
| BRGCON.0               | BRGEN        | Baud Rate Generator Enable. Enables the baud rate generator. BRGR1 and BRGR0 can only be written when BRGEN =0. |                                                                                                           |   |   |   |   |   |       |  |

Figure 40: BRGCON register



Figure 41: Baud rate generation for UART (Modes 1, 3)

P89LPC932

### **Framing Error**

A Framing error occurs when the stop bit is sensed as a logic '0'. A Framing error is reported in the status register (SSTAT). In addition, if SMOD0 (PCON.6) is 1,Fframing errors can be made available in SCON.7. If SMOD0 is 0, SCON.7 is SM0. It is recommended that SM0 and SM1 (SCON.7-6) are programmed when SMOD0 is '0'.

#### **Break Detect**

A break detect is reported in the status register (SSTAT). A break is detected when any 11 consecutive bits are sensed low. Since a break condition also satisfies the requirements for a framing error, a break condition will also result in reporting a framing error. Once a break condition has been detected, the UART will go into an idle state and remain in this idle state until a stop bit has been received. The break detect can be used to reset the device and force the device into ISP mode by setting the EBRR bit (AUXR1.6).

| SCON           |                |                                                                                                  |                                                    | <u></u>                                                | - <del></del>                       |                                         | <u>-</u>                                    |                                        |                                           |
|----------------|----------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|-------------------------------------|-----------------------------------------|---------------------------------------------|----------------------------------------|-------------------------------------------|
| Address: 98h   |                | 7                                                                                                | 6                                                  | 5                                                      | 4                                   | 3                                       | 2                                           | 1                                      | 0                                         |
| Bit addressab  | le             | SM0/FE                                                                                           | SM1                                                | SM2                                                    | REN                                 | TB8                                     | RB8                                         | TI                                     | RI                                        |
| Reset Source   | (s): Any reset |                                                                                                  |                                                    |                                                        |                                     |                                         |                                             |                                        |                                           |
| Reset Value: 0 | 00000000B      |                                                                                                  |                                                    |                                                        |                                     |                                         |                                             |                                        |                                           |
| BIT            | SYMBOL         | <b>FUNCTION</b>                                                                                  |                                                    |                                                        |                                     |                                         |                                             |                                        |                                           |
| SCON.7         | SM0/FE         | The use of thi is read and whis bit is read stop bit is determined software. (No '0' - default m | ritten as S<br>and writte<br>ected. On<br>te: UART | SM0, which<br>en as FE (F<br>ce set, this<br>mode bits | with SM1<br>raming Er<br>bit cannot | defines the<br>ror). FE is<br>be cleare | ne serial po<br>set by the<br>ed by valid t | ort mode. I<br>receiver w<br>frames bu | If SMOD0 =<br>hen an inva<br>t is cleared |
| SCON. 6        | SM1            | With SM0, de                                                                                     | fines the                                          | serial port                                            | mode (see                           | table belo                              | ow).                                        |                                        |                                           |
|                | SM0, SM1       | <u>UART Mode</u>                                                                                 | <u>UAR</u>                                         | T 0 Baud F                                             | Rate                                |                                         |                                             |                                        |                                           |
|                | 0 0            | 0: shift registe                                                                                 | er CCL                                             | K/16 (defa                                             | ult mode o                          | n any rese                              | et)                                         |                                        |                                           |
|                | 0 1            | 1: 8-bit UART                                                                                    | Varia                                              | able (see T                                            | able 14)                            |                                         |                                             |                                        |                                           |
|                | 1 0            | 2: 9-bit UART                                                                                    | CCL                                                | K/32 or CC                                             | LK/16                               |                                         |                                             |                                        |                                           |
|                | 1 1            | 3: 9-bit UART                                                                                    | Varia                                              | able (see T                                            | able 14)                            |                                         |                                             |                                        |                                           |
| SCON.5         | SM2            | Enables the n<br>SM2 is set to<br>0, SM2 should                                                  | 1, then RI                                         | will not be                                            | activated i                         | f the receiv                            |                                             |                                        |                                           |
| SCON.4         | REN            | Enables seria reception.                                                                         | l receptio                                         | n. Set by so                                           | oftware to e                        | enable rec                              | eption. Cle                                 | ar by softv                            | vare to disal                             |
| SCON.3         | TB8            | The 9th data desired.                                                                            | bit that wi                                        | ll be transr                                           | nitted in M                         | odes 2 an                               | d 3. Set or                                 | clear by s                             | software as                               |
| SCON.2         | RB8            | The 9th data I the stop bit th                                                                   |                                                    |                                                        |                                     |                                         |                                             | SM2 must                               | t be 0), RB8                              |
| SCON.1         | TI             | Transmit inter<br>the stop bit (s<br>cleared by so                                               | ee descri <sub>l</sub>                             |                                                        |                                     |                                         |                                             |                                        |                                           |
| SCON.0         | RI             | Receive internapproximately SMOD0, it is smiddle of the                                          | halfway<br>set near th                             | through th                                             | e stop bit t<br>of the 9th d        | ime in Mo<br>ata bit (bit               | de 1. For M<br>8). If SMO                   | Mode 2 or<br>DD0 = 1, it               | Mode 3, if is set near t                  |

Figure 42: Serial Port Control register (SCON)

P89LPC932

| Address: BAh   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |                                       |                                              |                                       |                                          |              |                                                                                       |
|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------------|---------------------------------------|------------------------------------------|--------------|---------------------------------------------------------------------------------------|
| Not bit addres | sable               | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                     | 5                                     | 4                                            | 3                                     | 2                                        | 1            | 0                                                                                     |
| Reset Source   |                     | DBMOD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | INTLO                                 | CIDIS                                 | DBISEL                                       | FE                                    | BR                                       | OE           | STINT                                                                                 |
| Reset Value:   | , ,                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |                                       |                                              |                                       |                                          |              |                                                                                       |
| BIT            | SYMBOL              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                       |                                       |                                              |                                       |                                          |              |                                                                                       |
| SSTAT.7        | DBMOD               | Double buffe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ering mode                            | e. When s                             | et = 1 enab                                  | les double                            | e buffering                              | . Must be    |                                                                                       |
| '0' for UART n | node 0. In order to | o be compatible                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | with exist                            | ing 80C51                             | devices, th                                  | nis bit is re                         | set to '0' to                            | disable o    | louble buffering                                                                      |
| SSTAT.6        | INTLO               | of the stop b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | it. When s<br>Note that               | set =1, the in the cas                | Tx interruse of single                       | pt is issue<br>buffering,             | d at end o<br>if the Tx ir               | f the stop   | at the beginning<br>bit. Must be '0'<br>ccurs at the end                              |
| SSTAT.5        | CIDIS               | Combined Ir cleared = 0, UART). This                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | the UART                              | uses a c                              | ombined Tx                                   | k/Rx interr                           | upt (like a                              | -            |                                                                                       |
| SSTAT.4        | DBISEL              | Double buffering transmit interrupt select. Used only if double buffering is enabled. This controls the number of interrupts that can occur when double buffering is enabled. Where the control interrupt is generated after each character written to SBUF, and there also one more transmit interrupt generated at the beginning (INTLO = 0) or the end (INTLO = 1) of the STOP bit of the last character sent (i.e., no more data in buffer). It last interrupt can be used to indicate that all transmit operations are over. When cleated the control in the control is generated per character written to SBUF. Must be when double buffering is disabled. |                                       |                                       |                                              |                                       |                                          |              | enabled. Wher<br>JF, and there is<br>or the end<br>in buffer). This<br>. When cleared |
|                |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | rrupt is de                           | termined l                            | oy INTLO. V                                  | When the f                            | irst charac                              |              | location of the en, the transmi                                                       |
| SSTAT.3        | FE                  | Framing erro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                       |                                       | ne receiver                                  | fails to se                           | e a valid S                              | TOP bit a    | t the end of the                                                                      |
| SSTAT.2        | BR                  | Break Detection Cleared by s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                       | reak is de                            | tected whe                                   | en any 11                             | consecutiv                               | e bits are   | sensed low.                                                                           |
| SSTAT.1        | OE                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ne softwa                             | re has rea                            | d the previo                                 | ous charac                            | cter from th                             | ne buffer),  | er while it is stil<br>i.e., when bit 8<br>re.                                        |
| SSTAT.0        | STINT               | used is shar<br>FE, BR, OE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ed with RI<br>cannot ca<br>I generate | (CIDIS =<br>luse an in<br>e an interr | 1) or the co<br>terrupt. (No<br>upt regardle | ombined T<br>te: FE, BF<br>ess of the | I/RI (CIDIS<br>R, or OE is<br>state of S | S = 0). When | pt. The interrup<br>en cleared = 0<br>ompanied by a<br>te that BR can                 |

Figure 43: Serial Port Status register (SSTAT)

### More about UART Mode 0

In Mode 0, a write to SBUF will initiate a transmission. At the end of the transmission, TI (SCON.1) is set, which must be cleared in software. Double buffering must be disabled in this mode.

Reception is initiated by clearing RI (SCON.0). Synchronous serial transfer occurs and RI will be set again at the end of the transfer. When RI is cleared, the reception of the next character will begin. Refer to Figure 44 for timing.



Figure 44: Serial Port Mode 0 (double buffering must be disabled)

### More about UART Mode 1

Reception is initiated by detecting a 1-to-0 transition on RxD. RxD is sampled at a rate 16 times the programmed baud rate. When a transition is detected, the divide-by-16 counter is immediately reset. Each bit time is thus divided into 16 counter states. At the 7th, 8th, and 9th counter states, the bit detector samples the value of RxD. The value accepted is the value that was seen in at least 2 of the 3 samples. This is done for noise rejection. If the value accepted during the first bit time is not 0, the receive circuits are reset and the receiver goes back to looking for another 1-to-0 transition. This provides rejection of false start bits. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated: RI = 0 and either SM2=0 or the received stop bit =1. If either of these two conditions is not met, the received frame is lost. If both conditions are met, the stop bit goes into RB8, the 8 data bits go into SBUF, and RI is activated.



Figure 45: Serial Port Mode 1 (only single transmit buffering case is shown)

P89LPC932

### More about UART Modes 2 and 3

Reception is the same as in Mode 1.

The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated. (a) RI = 0, and (b) Either SM2 = 0, or the received 9th data bit = 1. If either of these conditions is not met, the received frame is lost, and RI is not set. If both conditions are met, the received 9th data bit goes into RB8, and the first 8 data bits go into SBUF.



Figure 46: Serial Port Mode 2 or 3 (only single transmit buffering case is shown)

### Framing Error and RI in Modes 2 and 3 with SM2 = 1

If SM2 = 1 in modes 2 and 3, RI and FE behaves as in the following table.

Table 15: FE and RI when SM2 = 1 in Modes 2 and 3.

| Mode | PCON.6<br>(SMOD0) | RB8 | RI                                                                            | FE                     |
|------|-------------------|-----|-------------------------------------------------------------------------------|------------------------|
|      |                   | 0   | No RI when RB8 = 0                                                            | Occurs during STOP bit |
| 2    | 2 0 1             |     | Similar to Figure 46, with SMOD0 = 0, RI occurs during RB8, one bit before FE | Occurs during STOP bit |
|      |                   | 0   | No RI when RB8 = 0                                                            | Will NOT occur         |
| 3    | 3 1 1             |     | Similar to Figure 46, with SMOD0 = 1, RI occurs during STOP bit               | Occurs during STOP bit |

### **Break Detect**

. A break is detected when 11 consecutive bits are sensed low and is reported in the status register (SSTAT). For Mode 1, this consists of the start bit, 8 data bits, and two stop bit times. For Modes 2 & 3, this consists of the start bit, 9 data bits, and one stop bit. The break detect bit is cleared in software or by a reset. The break detect can be used to reset the device and force the device into ISP mode. This occurs if the UART is enabled and the the EBRR bit (AUXR1.6) is set and a break occurs.

P89LPC932

### **Double buffering**

The UART has a transmit double buffer that allows buffering of the next character to be wriiten to SBUF while the first character is being transmitted. Double buffering allows transmission of a string of characters with only one stop bit between any two characters, provided the next character is written between the start bit and the stop bit of the previous character.

Double buffering can be disabled. If disabled (DBMOD, i.e. SSTAT.7 = 0), the UART is compatible with the conventional 80C51 UART. If enabled, the UART allows writing to SnBUF while the previous data is being shifted out.

### Double buffering in different modes

Double buffering is only allowed in Modes 1, 2 and 3. When operated in Mode 0, double buffering must be disabled (DBMOD = 0).

### Transmit interrupts with double buffering enabled (Modes 1, 2 and 3)

Unlike the conventional UART, when double buffering is enabled, the Tx interrupt is generated when the double buffer is ready to receive new data. The following occurs during a transmission (assuming eight data bits):

- 1. The double buffer is empty initially.
- 2. The CPU writes to SBUF.
- 3. The SBUF data is loaded to the shift register and a Tx interrupt is generated immediately.
- 4. If there is more data, go to 6, else continue on 5.
- 5. If there is no more data, then:
  - If DBISEL is '0', no more interrupts will occur.
  - If DBISEL is '1' and INTLO is '0', a Tx interrupt will occur at the beginning of the STOP bit of the data currently in the shifter (which is also the last data).
  - If DBISEL is '1' and INTLO is '1', a Tx interrupt will occur at the end of the STOP bit of the data currently in the shifter (which is also the last data).
- 6. If there is more data, the CPU writes to SBUF again. Then:
  - If INTLO is '0', the new data will be loaded and a Tx interrupt will occur at the beginning of the STOP bit of the data currently in the shifter.
  - If INTLO is '1', the new data will be loaded and a Tx interrupt will occur at the end of the STOP bit of the data currently in the shifter.

Go to 3.

Note that if DBISEL is '1' and the CPU is writing to SBUF when the STOP bit of the last data is shifted out, there can be an uncertainty of whether a Tx interrupt is generated already with the UART not knowing whether there is any more data following.



Figure 47: Transmission with and without double buffering

### The 9th bit (bit 8) in double buffering (Modes 1, 2 and 3)

If double buffering is disabled (DBMOD, i.e. SSTAT.7 = 0), TB8 can be written before or after SBUF is written, provided TB8 is updated before that TB8 is shifted out. TB8 must not be changed again until after TB8 shifting has been completed, as indicated by the Tx interrupt.

If double buffering is enabled, TB8 MUST be updated before SBUF is written, as TB8 will be double-buffered together with SBUF data. The operation described in the section "Transmit interrupts with double buffering enabled (Modes 1, 2 and 3)" becomes as follows:

- 1. The double buffer is empty initially.
- 2. The CPU writes to TB8.
- 3. The CPU writes to SBUF.
- 4. The SBUF/TB8 data is loaded to the shift register and a Tx interrupt is generated immediately.
- 5. If there is more data, go to 7, else continue on 6.
- 6. If there is no more data, then:
  - If DBISEL is '0', no more interrupt will occur.
  - If DBISEL is '1' and INTLO is '0', a Tx interrupt will occur at the beginning of the STOP bit of the data currently in the shifter (which is also the last data).
  - If DBISEL is '1' and INTLO is '1', a Tx interrupt will occur at the end of the STOP bit of the data currently in the shifter (which is also the last data).
- 7. If there is more data, the CPU writes to TB8 again.

P89LPC932

- 8. The CPU writes to SBUF again. Then:
  - If INTLO is '0', the new data will be loaded and a Tx interrupt will occur at the beginning of the STOP bit of the data currently in the shifter.
  - If INTLO is '1', the new data will be loaded and a Tx interrupt will occur at the end of the STOP bit of the data currently in the shifter.

Go to 4.

Note that if DBISEL is '1' and the CPU is writing to SBUF when the STOP bit of the last data is shifted out, there can be an uncertainty of whether a Tx interrupt is generated already with the UART not knowing whether there is any more data following.

### **Multiprocessor communications**

UART modes 2 and 3 have a special provision for multiprocessor communications. In these modes, 9 data bits are received or transmitted. When data is received, the 9th bit is stored in RB8. The UART can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. One way to use this feature in multiprocessor systems is as follows:

When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is 1 in an address byte and 0 in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that follow. The slaves that weren't being addressed leave their SM2 bits set and go on about their business, ignoring the subsequent data bytes.

Note that SM2 has no effect in Mode 0, and must be '0' in Mode 1.

### **Automatic address recognition**

Automatic address recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes (mode 2 and mode 3), the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

```
Slave 0 SADDR = 1100 0000
SADEN = 1111 1101
Given = 1100 00X0
Slave 1 SADDR = 1100 0000
SADEN = 1111 1110
Given = 1100 000X
```

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

```
Slave 0 SADDR = 1100 0000
SADEN = 1111 1001
```

P89LPC932

Given = 1100 0XX0

Slave 1 SADDR = 1110 0000 SADEN = 11111010

Given = 1110 0X0X

Slave 2 SADDR = 1110 0000

SADEN = 1111 1100

Given = 1110 00XX

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are treated as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset SADDR and SADEN are loaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard UART drivers which do not make use of this feature.

67 2002 Nov 22

P89LPC932

### I<sup>2</sup>C serial interface

The  $I^2C$ -bus uses two wires, serial clock (SCL) and serial data (SDA) to transfer information between devices connected to the bus, and has the following features:

- · Bidirectional data transfer between masters and slaves
- Multimaster bus (no central master)
- · Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- · Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- · Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- The I<sup>2</sup>C-bus may be used for test and diagnostic purposes

A typical  $I^2$ C-bus configuration is shown in Figure 48. Depending on the state of the direction bit (R/W), two types of data transfers are possible on the  $I^2$ C-bus:

- Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.
- Data transfer from a slave transmitter to a master receiver. The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. Next follows the data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the I<sup>2</sup>C-bus will not be released.

The LPC932 device provides a byte-oriented I<sup>2</sup>C interface. It has four operation modes: Master Transmitter Mode, Master Receiver Mode, Slave Transmitter Mode and Slave Receiver Mode.



Figure 48: I<sup>2</sup>C-bus configuration

The LPC932 CPU interfaces with the I<sup>2</sup>C-bus through six Special Function Registers (SFRs): I2CON (I<sup>2</sup>C Control Register), I2DAT (I<sup>2</sup>C Data Register), I2STAT (I<sup>2</sup>C Status Register), I2ADR (I<sup>2</sup>C Slave Address Register), I2SCLH (SCL Duty Cycle Register High Byte), and I2SCLL (SCL Duty Cycle Register Low Byte).

P89LPC932

### I<sup>2</sup>C Data register

I2DAT register contains the data to be transmitted or the data received. The CPU can read and write to this 8-bit register while it is not in the process of shifting a byte. Thus this register should only be accessed when the SI bit is set. Data in I2DAT remains stable as long as the SI bit is set. Data in I2DAT is always shifted from right to left: the first bit to be transmitted is the MSB (bit 7), and after a byte has been received, the first bit of received data is located at the MSB of I2DAT.



Figure 49: I<sup>2</sup>C Data register

### I<sup>2</sup>C Slave Address register

I2ADR register is readable and writable, and is only used when the I<sup>2</sup>C interface is set to slave mode. In master mode, this register has no effect. The LSB of I2ADR is general call bit. When this bit is set, the general call address (00h) is recognized.

| I2ADR          |                |                                                                                                    |            |            |           |             |             |             |            |         |
|----------------|----------------|----------------------------------------------------------------------------------------------------|------------|------------|-----------|-------------|-------------|-------------|------------|---------|
| Address: DBH   | 1              | _                                                                                                  | _          | _          |           | _           | _           |             | _          |         |
| Not bit addres | ssable         | /                                                                                                  | 6          | 5          | 4         | 3           | 2           | 1           | 0          |         |
| Reset Source   | (s): Any reset | I2ADR.6                                                                                            | I2ADR.5    | I2ADR.4    | I2ADR.3   | I2ADR.2     | I2ADR.1     | I2ADR.0     | GC         |         |
| Reset Value:   | 00000000B      |                                                                                                    |            |            |           |             |             |             |            |         |
| BIT            | SYMBOL         | FUNCTION                                                                                           |            |            |           |             |             |             |            |         |
| I2ADR7, 1      | I2ADR.6, 0     | 7 bit own sla                                                                                      | ve address | s. When in | master mo | ode, the co | ntents of t | his registe | r has no e | effect. |
| I2ADR7.0       | GC             | General call bit. When set, the general call address (00H) is recognized, otherwise it is ignored. |            |            |           |             |             |             |            |         |
|                |                |                                                                                                    |            |            |           |             |             |             |            |         |

Figure 50: |2C Slave Address register

### I<sup>2</sup>C Control register

The CPU can read and write this register. There are two bits are affected by hardware: the SI bit and the STO bit. The SI bit is set by hardware and the STO bit is cleared by hardware.

CRSEL determines the SCL source when the  $I^2C$  is in master mode. In slave mode this bit is ignored and the bus will automatically synchronize with any clock frequency up to 400 kHz from the master  $I^2C$  device. When CRSEL = 1, the  $I^2C$  interface uses the Timer1 overflow rate divided by 2 for the  $I^2C$  clock rate. Timer 1 should be programmed by the user in 8 bit auto-reload mode (Mode 2).

Data rate of  $I^2C$  = Timer overflow rate / 2 = PCLK / (2\*(256-reload value)),

If fosc = 12 MHz, reload value is 0 - 255, so  $I^2C$  data rate range is 11.72 Kbit/sec - 3000 Kbit/sec.

When CRSEL = 0, the  $I^2$ C interface uses the internal clock generator based on the value of I2SCLL and I2CSCLH register. The duty cycle does not need to be 50%.

The STA bit is START flag. Setting this bit causes the I<sup>2</sup>C interface to enter master mode and attempt transmitting a START condition or transmitting a repeated START condition when it is already in master mode.

The STO bit is STOP flag. Setting this bit causes the I<sup>2</sup>C interface to transmit a STOP condition in master mode, or recovering from an error condition in slave mode.

P89LPC932

If the STA and STO are both set, then a STOP condition is transmitted to the  $I^2$ C-bus if it is in master mode, and transmits a START condition afterwards. If it is in slave mode, an internal STOP condition will be generated, but it is not transmitted to the bus.

| I2CON         |                |                                                                                                                                                                       |                                                                                    |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |                   |
|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------|
| Address: D8h  |                | 7                                                                                                                                                                     | 6                                                                                  | 5                                                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                                                                      | 2                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                          |                   |
| Bit addressab | le             | -                                                                                                                                                                     | I2EN                                                                               | STA                                                                       | STO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SI                                                                     | AA                                                                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CRSEL                                                      |                   |
| Reset Source  | (s): Any reset |                                                                                                                                                                       | •                                                                                  | •                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |                   |
| Reset Value:  | x00000x0B      |                                                                                                                                                                       |                                                                                    |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |                   |
| BIT           | SYMBOL         | FUNCTIO                                                                                                                                                               | N                                                                                  |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |                   |
| I2CON.7       | -              | Reserved                                                                                                                                                              | for future us                                                                      | e. Should                                                                 | not be set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | to 1 by us                                                             | er program                                                          | ıs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                            |                   |
| I2CON.6       | I2EN           | I <sup>2</sup> C Interfa<br>disabled.                                                                                                                                 | ce Enable. \                                                                       | When set, e                                                               | enables the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | e I <sup>2</sup> C interf                                              | ace. When                                                           | clear, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | e I <sup>2</sup> C function                                | is                |
| 12CON.5       | STA            | condition i<br>free the bu<br>internal clo<br>is transmit<br>any time, i                                                                                              | f the bus is a<br>les) and gene<br>lock generate<br>ted or receive<br>t may also b | free. If the<br>erates a ST<br>or. When th<br>ved, it trans<br>oe set whe | bus is not to the second is the second is the second is the second in th | free, it wai<br>ition after<br>ace is alre<br>eated STA<br>iterface is | ts for a ST<br>a delay of<br>ady in mas<br>ART condit<br>in an addr | OP conding the condinated the conding the |                                                            | rill<br>he<br>ata |
|               |                | STA = 0: r                                                                                                                                                            | o START c                                                                          | ondition or                                                               | repeated S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | START co                                                               | ndition will                                                        | be gener                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ated.                                                      |                   |
| I2CON.4       | STO            | STOP Flag. STO = 1: In master mode, a STOP condition is transmitted to the $I^2$ C-bus. When the bus detects the STOP condition, it will clear STO bit automatically. |                                                                                    |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |                   |
|               |                | condition i<br>been rece                                                                                                                                              | s transmitte                                                                       | d to the bu<br>witches to                                                 | s. The hard<br>"not addre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | dware beh                                                              | aves as if                                                          | a STOP o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | case, no STO<br>condition has<br>The STO flag              |                   |
| I2CON.3       | SI             | I <sup>2</sup> C Interru                                                                                                                                              | pt Flag. Thi                                                                       | s bit is set                                                              | when one                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | of the 25 p                                                            | ossible I <sup>2</sup> 0                                            | C states is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | s entered.                                                 |                   |
|               |                |                                                                                                                                                                       | oit and EI2C<br>eared by so                                                        |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        | terrupt is re                                                       | equested                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | when SI is se                                              | t                 |
| I2CON.2       | AA             |                                                                                                                                                                       |                                                                                    |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | to SDA) will b<br>wing situation                           |                   |
|               |                | received while the l                                                                                                                                                  | hile the ger                                                                       | neral call bi<br>is in the M                                              | t(GC) in I2<br>laster Rece                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ADR is se<br>eiver Mode                                                | t. (3) A data<br>e. (4)A data                                       | a byte has<br>a byte has                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ess has been<br>s been receive<br>s been receive           | ed                |
|               |                | acknowled<br>been recei                                                                                                                                               | lge clock pu                                                                       | lse on the<br>le I <sup>2</sup> C inter                                   | SCL line of face is in the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | n the follow<br>ne Master                                              | wing situati<br>Receiver M                                          | ions: (1) <i>i</i><br>lode. (2) <i>i</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ed during the<br>A data byte ha<br>A data byte ha<br>Mode. | as                |
| I2CON.1       | -              | Reserved                                                                                                                                                              | for future us                                                                      | e. Should                                                                 | not be set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | to 1 by us                                                             | er program                                                          | ıs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                            |                   |
| I2CON.0       | CRSEL          |                                                                                                                                                                       | selection. V<br>I SCL gene                                                         |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                        |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n cleared = 0.<br>L.                                       | ١,                |

Figure 51: I<sup>2</sup>C Control register

P89LPC932

### I<sup>2</sup>C Status register

This is a read-only register. It contains the status code of  $I^2C$  interface. The least three bits are always 0. There are 26 possible status codes. When the code is F8H, there is no relevant information available and SI bit is not set. All other 25 status codes correspond to defined  $I^2C$  states. When any of these states entered, the SI bit will be set. Refer to Table 17 to Table 20 for details.

| I2STAT                                                          |                     |                            |          |       |       |       |   |   |   |
|-----------------------------------------------------------------|---------------------|----------------------------|----------|-------|-------|-------|---|---|---|
| Address: D9h                                                    |                     |                            |          |       |       |       |   |   |   |
| Not bit address                                                 | Not bit addressable |                            | 6        | 5     | 4     | 3     | 2 | 1 | 0 |
| Reset Source(                                                   | s): Any reset       | STA.4                      | STA.3    | STA.2 | STA.1 | STA.0 | 0 | 0 | 0 |
| Reset Value: 1                                                  | 1111000B            |                            |          |       |       |       |   |   |   |
| BIT                                                             | SYMBOL              | FUNCTION                   |          |       |       |       |   |   |   |
| I2STAT7, 3                                                      | STA.4, 0            | I <sup>2</sup> C the statu | ıs code. |       |       |       |   |   |   |
| I2STAT2, 0 - These three bits are not used and always set to 0. |                     |                            |          |       |       |       |   |   |   |
|                                                                 |                     |                            |          |       |       |       |   |   |   |

Figure 52: I<sup>2</sup>C Status register

# I<sup>2</sup>C SCL Duty Cycle registers I2SCLH and I2SCLL

When the internal SCL generator is selected for the  $I^2C$  interface by setting CRSEL = 0 in the I2CON register, the user must set values for registers I2SCLL and I2SCLH to select the data rate. I2SCLH defines the number of PCLK cycles for SCL = high, I2SCLL defines the number of PCLK cycles for SCL = low. The frequency is determined by the following formula:

Bit Frequency =  $f_{PCLK} / (2*(I2SCLH + I2SCLL))$ 

Where f<sub>PCLK</sub> is the frequency of PCLK.

The values for I2SCLL and I2SCLH do not have to be the same; the user can give different duty cycle's for SCL by setting these two registers. However, the value of the register must ensure that the data rate is in the I<sup>2</sup>C data rate range of 0 - 400 kHz. Thus the values of I2SCLL and I2SCLH have some restrictions and values for both registers greater than 3 PCLKs are recommended.

Table 16: I<sup>2</sup>C clock rates selection

|                       |       |           | Bit dat    | ta rate (Kbit/sec) | at f <sub>OSC</sub> |       |
|-----------------------|-------|-----------|------------|--------------------|---------------------|-------|
| I2SCLL<br>+<br>I2SCLH | CRSEL | 7.373 MHz | 3.6865 MHz | 1.8433 MHz         | 12 MHz              | 6 MHz |
| 6                     | 0     | -         | 307        | 154                | -                   | -     |
| 7                     | 0     | -         | 263        | 132                | -                   | -     |
| 8                     | 0     | -         | 230        | 115                | -                   | 375   |
| 9                     | 0     | -         | 205        | 102                | -                   | 333   |
| 10                    | 0     | 369       | 184        | 92                 | -                   | 300   |
| 15                    | 0     | 246       | 123        | 61                 | 400                 | 200   |
| 25                    | 0     | 147       | 74         | 37                 | 240                 | 120   |
| 30                    | 0     | 123       | 61         | 31                 | 200                 | 100   |
| 50                    | 0     | 74        | 37         | 18                 | 120                 | 60    |
| 60                    | 0     | 61        | 31         | 15                 | 100                 | 50    |

P89LPC932

Table 16: I<sup>2</sup>C clock rates selection

|                       |       | Bit data rate (Kbit/sec) at f <sub>OSC</sub> |                                    |            |                                      |                                     |  |  |  |
|-----------------------|-------|----------------------------------------------|------------------------------------|------------|--------------------------------------|-------------------------------------|--|--|--|
| I2SCLL<br>+<br>I2SCLH | CRSEL | 7.373 MHz                                    | 3.6865 MHz                         | 1.8433 MHz | 12 MHz                               | 6 MHz                               |  |  |  |
| 100                   | 0     | 37                                           | 18                                 | 9          | 60                                   | 30                                  |  |  |  |
| 150                   | 0     | 25                                           | 12                                 | 6          | 40                                   | 20                                  |  |  |  |
| 200                   | 0     | 18                                           | 9                                  | 5          | 30                                   | 15                                  |  |  |  |
| -                     | 1     | 3.6 - 922 Kbps<br>timer1 in mode2            | 1.8 - 461 Kbps<br>timer1 in mode 2 |            | 5.86 - 1500 Kbps<br>timer1 in mode 2 | 2.93 - 750 Kbps<br>timer1 in mode 2 |  |  |  |

### I<sup>2</sup>C operation mode

#### **Master Transmitter Mode**

In this mode data is transmitted from master to slave. Before the Master Transmitter Mode can be entered, I2CON must be initialized as follows:

|             | 7 | 6    | 5   | 4   | 3  | 2  | 1 | 0        |
|-------------|---|------|-----|-----|----|----|---|----------|
| I2CON (D8h) | , | I2EN | STA | STO | SI | AA | - | CRSEL    |
|             | - | 1    | 0   | 0   | 0  | X  | - | bit rate |

CRSEL defines the bit rate. I2EN must be set to 1 to enable the  $I^2C$  function. If the AA bit is 0, it will not acknowledge its own slave address or the general call address in the event of another device becoming master of the bus and it can not enter slave mode. STA, STO, and SI bits must be cleared to 0.

The first byte transmitted contains the slave address of the receiving device (7 bits) and the data direction bit. In this case, the data direction bit (R/W) will be logic 0 indicating a write. Data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer.

The I<sup>2</sup>C will enter Master Transmitter Mode by setting the STA bit. The I<sup>2</sup>C logic will send the START condition as soon as the bus is free. After the START condition is transmitted, the SI bit is set, and the status code in I2STAT should be 08h. This status code must be used to vector to an interrupt service routine where the user should load the slave address to I2DAT (Data Register) and data direction bit (SLA+W). The SI bit must be cleared before the data transfer can continue.

When the slave address and R/W bit have been transmitted and an acknowledgment bit has been received, the SI bit is set again, and the possible status codes are 18h, 20h, or 38h for the master mode or 68h, 78h, or 0B0h if the slave mode was enabled (setting AA = Logic 1). The appropriate action to be taken for each of these status codes is shown in Table 17.

P89LPC932



Figure 53: Format in the Master Transmitter Mode

#### **Master Receiver Mode**

In the Master Receiver Mode, data is received from a slave transmitter. The transfer started in the same manner as in the Master Transmitter Mode. When the START condition has been transmitted, the interrupt service routine must load the slave address and the data direction bit to I<sup>2</sup>C Data Register (I2DAT). The SI bit must be cleared before the data transfer can continue.

When the slave address and data direction bit have been transmitted and an acknowledge bit has been received, the SI bit is set, and the Status Register will show the status code. For master mode, the possible status codes are 40H, 48H, or 38H. For slave mode, the possible status codes are 68H, 78H, or B0H. Refer to Table 18 for details.



Figure 54: Format of Master Receiver Mode

After a repeated START condition, I<sup>2</sup>C may switch to the Master Transmitter Mode.



Figure 55: A Master Receiver switches to Master Transmitter after sending Repeated Start

P89LPC932

#### Slave Receiver Mode

In the Slave Receiver Mode, data bytes are received from a master transmitter. To initialize the Slave Receiver Mode, the user should write the slave address to the Slave Address Register (I2ADR) and the I<sup>2</sup>C Control Register (I2CON) should be configured as follows:



CRSEL is not used for slave mode. I2EN must be set = 1 to enable  $I^2C$  function. AA bit must be set = 1 to acknowledge its own slave address or the general call address. STA, STO and SI are cleared to 0.

After I2ADR and I2CON are initialized, the interface waits until it is addressed by its own address or general address followed by the data direction bit which is 0(W). If the direction bit is 1(R), it will enter Slave Transmitter Mode. After the address and the direction bit have been received, the SI bit is set and a valid status code can be read from the Status Register(I2STAT). Refer to Table 19 for the status codes and actions.



Figure 56: Format of Slave Receiver Mode

#### **Slave Transmitter Mode**

The first byte is received and handled as in the Slave Receiver Mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted via P1.3/SDA while the serial clock is input through P1.2/SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. In a given application, I<sup>2</sup>C may operate as a master and as a slave. In the slave mode, the I<sup>2</sup>C hardware looks for its own slave address and the general call address. If one of these addresses is detected, an interrupt is requested. When the microcontrollers wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave action is not interrupted. If bus arbitration is lost in the master mode, I<sup>2</sup>C switches to the slave mode immediately and can detect its own slave address in the same serial transfer.



Figure 57: Format of Slave Transmitter Mode



Figure 58: I<sup>2</sup>C-bus serial interface block diagram

P89LPC932

**Table 17: Master Transmitter Mode** 

| Status           |                                               | Application                 | softw | are res | ponse |    |                                                                                           |  |  |  |
|------------------|-----------------------------------------------|-----------------------------|-------|---------|-------|----|-------------------------------------------------------------------------------------------|--|--|--|
| code<br>(I2STAT) | Status of the I <sup>2</sup> C-bus hardware   | to/from I2DAT               |       | to I2   | CON   |    | Next action taken by I <sup>2</sup> C<br>hardware                                         |  |  |  |
|                  |                                               |                             | STA   | ST0     | SI    | AA |                                                                                           |  |  |  |
| 08H              | A START condition has been transmitted        | Load SLA+W                  | x     | 0       | 0     | х  | SLA+W will be transmitted; ACK bit will be received                                       |  |  |  |
| 10H              | A repeat START condition has been transmitted | Load SLA+W or<br>Load SLA+R | x     | 0       | 0     | х  | As above;SLA+W will be transmitted; I <sup>2</sup> C switches to Master Receiver Mode     |  |  |  |
|                  |                                               | Load data byte or           | 0     | 0       | 0     | х  | Data byte will be transmitted; ACK bit will be received                                   |  |  |  |
|                  | SLA+W has been                                | no I2DAT action or          | 1     | 0       | 0     | Х  | Repeated START will be transmitted;                                                       |  |  |  |
| transmitted; ACK |                                               | no I2DAT action or          | 0     | 1       | 0     | х  | STOP condition will be transmitted;<br>STO flag will be reset                             |  |  |  |
|                  |                                               | no I2DAT action             | 1     | 1       | 0     | х  | STOP condition followed by a START condition will be transmitted; STO flag will be reset. |  |  |  |
|                  |                                               | Load data byte or           | 0     | 0       | 0     | х  | Data byte will be transmitted;ACK bit will be received                                    |  |  |  |
|                  | SLA+W has been                                | no I2DAT action or          | 1     | 0       | 0     | Х  | Repeated START will be transmitted;                                                       |  |  |  |
| 20h              | transmitted;NOT-<br>ACK has been              | no I2DAT action or          | 0     | 1       | 0     | х  | STOP condition will be transmitted; STO flag will be reset                                |  |  |  |
|                  | received                                      | no I2DAT action             | 1     | 1       | 0     | х  | STOP condition followed by a START condition will be transmitted; STO flag will be reset  |  |  |  |
|                  |                                               | Load data byte or           | 0     | 0       | 0     | х  | Data byte will be transmitted;<br>ACK bit will be received                                |  |  |  |
|                  | Data byte in I2DAT                            | no I2DAT action or          | 1     | 0       | 0     | Х  | Repeated START will be transmitted;                                                       |  |  |  |
| 28h              | has been transmitted; ACK                     | no I2DAT action or          | 0     | 1       | 0     | х  | STOP condition will be transmitted; STO flag will be reset                                |  |  |  |
|                  | has been received                             | no I2DAT action             | 1     | 1       | 0     | х  | STOP condition followed by a START condition will be transmitted; STO flag will be reset  |  |  |  |

P89LPC932

**Table 17: Master Transmitter Mode(Continued)** 

| Status           |                                             | Application        | softw         | are res | ponse                                                                      |   |                                                                                           |
|------------------|---------------------------------------------|--------------------|---------------|---------|----------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------|
| code<br>(I2STAT) | Status of the I <sup>2</sup> C-bus hardware | to/from I2DAT      |               | to I2   | CON                                                                        |   | Next action taken by I <sup>2</sup> C<br>hardware                                         |
|                  |                                             |                    | STA STO SI AA |         | AA                                                                         |   |                                                                                           |
|                  | Data byte in I2DAT                          | Load data byte or  | 0             | 0       | 0                                                                          | х | Data byte will be transmitted;<br>ACK bit will be received                                |
|                  | has been                                    | no I2DAT action or | 1             | 0       | 0                                                                          | Х | Repeated START will be transmitted;                                                       |
| 30h              | transmitted,NOT<br>ACK hasbeen<br>received  | no I2DAT action or | 0             | 1       | 0                                                                          | х | STOP condition will be transmitted; STO flag will be reset                                |
|                  |                                             | no I2DAT action    | 1             | 1       | 0                                                                          | х | STOP condition followed by a START condition will be transmitted. STO flag will be reset. |
| 38H              | Arbitration lost in SLA+R/W or data         | No I2DAT action or |               |         | I <sup>2</sup> C-bus will be released; not addressed slave will be entered |   |                                                                                           |
| 3011             | bytes                                       | No I2DAT action    | 1             | 0       | 0                                                                          | х | A START condition will be transmitted when the bus becomes free.                          |

**Table 18: Master Receiver Mode** 

| Status                                  |                                             | Application        | n softw | are resp | onse |                                                                                               | _                                                               |  |  |
|-----------------------------------------|---------------------------------------------|--------------------|---------|----------|------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| code<br>(I2STAT)                        | Status of the I <sup>2</sup> C-bus hardware | to/from I2DAT      |         | to I2    | CON  |                                                                                               | Next action taken by I <sup>2</sup> C<br>hardware               |  |  |
|                                         |                                             |                    | STA     | ST0      | SI   | AA                                                                                            |                                                                 |  |  |
| 08H                                     | A START condition has been transmitted      | Load SLA+R         | х       | 0        | 0    | х                                                                                             | SLA+R will be transmitted;<br>ACK bit will be received          |  |  |
|                                         | A repeat                                    | Load SLA+R or      | Х       | 0        | 0    | х                                                                                             | As above                                                        |  |  |
| 10H STARTcondition has been transmitted | Load SLA+W                                  | х                  | 0       | 0        | х    | SLA+W will be transmitted;<br>I <sup>2</sup> C will be switches to Master<br>Transmitter Mode |                                                                 |  |  |
|                                         | Arbitration last in                         | no I2DAT action or | 0       | 0        | 0    | х                                                                                             | I <sup>2</sup> C will be released; it will enter a slave mode   |  |  |
| 38H Arbitration lost NOT ACK bit        |                                             | no I2DAT action    | 1       | 0        | 0    | х                                                                                             | A START condition will be transmitted when the bus becomes free |  |  |
| 40h                                     | SLA+R has been transmitted;ACK              | no I2DAT action or | 0       | 0        | 0    | 0                                                                                             | Data byte will be received;<br>NOT ACK bit will be returned     |  |  |
|                                         | has been received                           | no I2DAT action or | 0       | 0        | 0    | 1                                                                                             | Data byte will be received; ACK bit will be returned            |  |  |

P89LPC932

**Table 18: Master Receiver Mode(Continued)** 

| Status                                                    |                                             | Application        | n softw | are resp | onse |                                                               | Next action taken by I <sup>2</sup> C hardware                                                 |  |  |
|-----------------------------------------------------------|---------------------------------------------|--------------------|---------|----------|------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| code<br>(I2STAT)                                          | Status of the I <sup>2</sup> C-bus hardware | to/from I2DAT      |         | to I2    | CON  |                                                               |                                                                                                |  |  |
|                                                           |                                             |                    | STA     | STO      | SI   | AA                                                            |                                                                                                |  |  |
|                                                           |                                             | No I2DAT action or | 1       | 0        | 0    | х                                                             | Repeated START will be transmitted;                                                            |  |  |
| 48h SLA+R has been transmitted; NOT ACK has been received | no I2DAT action or                          | 0                  | 1       | 0        | х    | STOP condition will be transmitted;<br>STO flag will be reset |                                                                                                |  |  |
|                                                           |                                             | no I2DAT action or | 1       | 1        | 0    | х                                                             | STOP condition followed by a<br>START condition will be transmitted;<br>STO flag will be reset |  |  |
| 50h                                                       | Data byte has been received; ACK has        | Read data byte     | 0       | 0        | 0    | 0                                                             | Data byte will be received; NOT ACK bit will be returned                                       |  |  |
| 3011                                                      | been returned                               | read data byte     | 0       | 0        | 0    | 1                                                             | Data byte will be received; ACK bit will be returned                                           |  |  |
|                                                           |                                             | Read data byte or  | 1       | 0        | 0    | Х                                                             | Repeated START will be transmitted;                                                            |  |  |
| 58h                                                       | Data byte has been received; NACK has       | read data byte or  | 0       | 1        | 0    | х                                                             | STOP condition will be transmitted;<br>STO flag will be reset                                  |  |  |
| 0011                                                      | been returned                               | read data byte     | 1       | 1        | 0    | х                                                             | STOP condition followed by a<br>START condition will be transmitted;<br>STO flag will be reset |  |  |

**Table 19: Slave Receiver Mode** 

| Status            |                                                       | Application        | softw           | are res | ponse |   | _                                                       |
|-------------------|-------------------------------------------------------|--------------------|-----------------|---------|-------|---|---------------------------------------------------------|
| code<br>(I2STAT)  | Status of the I <sup>2</sup> C-bus hardware           | to/from I2DAT      | to I2CON        |         |       |   | Next action taken by I <sup>2</sup> C<br>hardware       |
|                   |                                                       |                    | STA STO SI AA   |         | AA    |   |                                                         |
| 60H               | Own SLA+W has<br>been received; ACK                   | no I2DAT action or | х               | 0       | 0     | 0 | Data byte will be received and NOT ACK will be returned |
| has been received |                                                       | no I2DAT action    | X   ()   ()   1 |         |       |   | Data byte will be received and ACK will be returned     |
| 68H               | Arbitration lost in<br>SLA+R/Was<br>master;Own SLA+W  | No I2DAT action or | x 0 0 0         |         |       |   | Data byte will be received and NOT ACK will be returned |
|                   | has been received,<br>ACK returned                    | no I2DAT action    | х               | 0       | 0     | 1 | Data byte will be received and ACK will be returned     |
| 70H               | General call<br>address(00H) has<br>beenreceived, ACK | No I2DAT action or | х               |         |       | 0 | Data byte will be received and NOT ACK will be returned |
|                   | has been returned                                     | no I2DAT action    | х               | 0       | 0     | 1 | Data byte will be received and ACK will be returned     |

P89LPC932

Table 19: Slave Receiver Mode(Continued)

| Status                                         |                                                                                            | Application          | softw         | are res | ponse |                                                      |                                                                                                                                                                                                  |
|------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|---------------|---------|-------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| code<br>(I2STAT)                               | Status of the I <sup>2</sup> C-bus hardware                                                | to/from I2DAT        |               | to I2   | CON   |                                                      | Next action taken by I <sup>2</sup> C<br>hardware                                                                                                                                                |
|                                                |                                                                                            |                      | STA STO SI AA |         | AA    |                                                      |                                                                                                                                                                                                  |
| 78H                                            | Arbitration lost in SLA+R/W as master; General call                                        | no I2DAT action or   | x             | 0       | 0     | 0                                                    | Data byte will be received and NOT ACK will be returned                                                                                                                                          |
|                                                | addresshas been<br>received, ACK bit<br>has been returned                                  | no I2DAT action      | x             | 0       | 0     | 1                                                    | Data byte will be received and ACK will be returned                                                                                                                                              |
| 80H                                            | Previously<br>addressed with own<br>SLA address; Data                                      | Read data byte or    | х             | 0       | 0     | 0                                                    | Data byte will be received and NOT ACK will be returned                                                                                                                                          |
| has been received;<br>ACK has been<br>returned | read data byte x 0 0                                                                       |                      |               |         | 1     | Data byte will be received; ACK bit will be returned |                                                                                                                                                                                                  |
|                                                |                                                                                            | Read data byte or    | 0             | 0       | 0     | 0                                                    | Switched to not addressed SLA mode; no recognition of own SLA or general address                                                                                                                 |
|                                                | Previously                                                                                 | read data byte<br>or | 0             | 0       | 0     | 1                                                    | Switched to not addressed SLA mode; Own SLA will be recognized; general call address will be recognized if I2ADR.0=1                                                                             |
| 88H                                            | addressed with own<br>SLA address; Data<br>has been received;<br>NACK has been<br>returned | read data byte<br>or | 1             | 0       | 0     | 0                                                    | Switched to not addressed SLA mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free                                           |
|                                                | returnea                                                                                   | read data byte       | 1             | 0       | 0     | 1                                                    | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1. A START condition will be transmitted when the bus becomes free. |
|                                                | Previously addressed with                                                                  | Read data byte or    | х             | 0       | 0     | 0                                                    | Data byte will be received and NOT ACK will be returned                                                                                                                                          |
| 90H                                            | General call;<br>Datahas been<br>received; ACK has<br>been returned                        | read data byte       | х             | 0       | 0     | 1                                                    | Data byte will be received and ACK will be returned                                                                                                                                              |

P89LPC932

Table 19: Slave Receiver Mode(Continued)

| Status                     |                                                                                        | Application     | softw | are res | ponse |    |                                                                                                                                                                                                  |
|----------------------------|----------------------------------------------------------------------------------------|-----------------|-------|---------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| code<br>(I2STAT)           | Status of the I <sup>2</sup> C-bus hardware                                            | to/from I2DAT   |       | to I2   | CON   |    | Next action taken by I <sup>2</sup> C<br>hardware                                                                                                                                                |
|                            |                                                                                        |                 | STA   | ST0     | SI    | AA |                                                                                                                                                                                                  |
|                            |                                                                                        | Read data byte  | 0     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address                                                                                                            |
|                            | Previously                                                                             | read data byte  | 0     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1.                                                                  |
| 98H add<br>Ge<br>has<br>NA | addressed with General call; Data has been received; NACK has been returned            | read data byte  | 1     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                          |
|                            |                                                                                        | read data byte  | 1     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1. A START condition will be transmitted when the bus becomes free. |
|                            |                                                                                        | No I2DAT action | 0     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address                                                                                                            |
|                            | A STOP condition or                                                                    | no I2DAT action | 0     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1.                                                                  |
| АОН                        | repeated START condition has been received while still addressed as SLA/REC or SLA/TRX | no I2DAT action | 1     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                          |
|                            | REG or SLA/TRX                                                                         | no I2DAT action | 1     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1. A START condition will be transmitted when the bus becomes free. |

P89LPC932

**Table 20: Slave Transmitter Mode** 

| Status           |                                                                          | Application        | softw | are res | ponse |    |                                                                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------|--------------------|-------|---------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| code<br>(I2STAT) | Status of the I <sup>2</sup> C-bus hardware                              | to/from I2DAT      |       | to I2   | CON   |    | Next action taken by I <sup>2</sup> C<br>hardware                                                                                                                                                |
|                  |                                                                          |                    | STA   | ST0     | SI    | AA |                                                                                                                                                                                                  |
| A8h              | Own SLA+R has<br>been received; ACK                                      | Load data byte or  | х     | 0       | 0     | 0  | Last data byte will be transmitted and ACK bit will be received                                                                                                                                  |
| Aon              | has been returned                                                        | load data byte     | х     | 0       | 0     | 1  | Data byte will be transmitted; ACK will be received                                                                                                                                              |
| B0h              | Arbitration lost in<br>SLA+R/W as<br>master; Own SLA+R                   | Load data byte or  | x     | 0       | 0     | 0  | Last data byte will be transmitted and ACK bit will be received                                                                                                                                  |
|                  | has been received,<br>ACK has been<br>returned                           | load data byte     | х     | 0       | 0     | 1  | Data byte will be transmitted;<br>ACK bit will be received                                                                                                                                       |
| Doll             | Data byte in I2DAT has been                                              | Load data byte or  | х     | 0       | 0     | 0  | Last data byte will be transmitted and ACK bit will be received                                                                                                                                  |
| B8H              | transmitted; ACK has been received                                       | load data byte     | х     | 0       | 0     | 1  | Data byte will be transmitted; ACK will be received                                                                                                                                              |
|                  |                                                                          | No I2DAT action or | 0     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address.                                                                                                           |
|                  |                                                                          | no I2DAT action or | 0     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1.                                                                  |
| СОН              | Data byte in I2DAT<br>has been<br>transmitted; NACK<br>has been received | no I2DAT action or | 1     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                          |
|                  |                                                                          | no I2DAT action    | 1     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1. A START condition will be transmitted when the bus becomes free. |

P89LPC932

**Table 20: Slave Transmitter Mode(Continued)** 

| Status           |                                                                                       | Application        | softw | are res | ponse |    |                                                                                                                                                                                                  |  |  |
|------------------|---------------------------------------------------------------------------------------|--------------------|-------|---------|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| code<br>(I2STAT) | Status of the I <sup>2</sup> C-bus hardware                                           | to/from I2DAT      |       | to I2   | CON   |    | Next action taken by I <sup>2</sup> C<br>hardware                                                                                                                                                |  |  |
|                  |                                                                                       |                    | STA   | ST0     | SI    | AA |                                                                                                                                                                                                  |  |  |
|                  |                                                                                       | No I2DAT action or | 0     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address.                                                                                                           |  |  |
|                  |                                                                                       | no I2DAT action or | 0     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1.                                                                  |  |  |
| C8H t            | Last data byte in<br>I2DAT has been<br>transmitted(AA=0);<br>ACK has been<br>received | no I2DAT action or | 1     | 0       | 0     | 0  | Switched to not addressed SLA mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                          |  |  |
|                  |                                                                                       | no I2DAT action    | 1     | 0       | 0     | 1  | Switched to not addressed SLA mode; Own slave address will be recognized; General call address will be recognized if I2ADR.0=1. A START condition will be transmitted when the bus becomes free. |  |  |

For more information about the I<sup>2</sup>C interface, please refer to the I<sup>2</sup>C specification.

P89LPC932

## Serial Peripheral Interface (SPI)

LPC932 provides another high-speed serial communication interface, the SPI interface. SPI is a full-duplex, high-speed, synchronous communication bus with two operation modes: Master mode and Slave mode. Up to 3 Mbit/s can be supported in either Master or Slave mode. It has a Transfer Completion Flag and Write Collision Flag Protection.



Figure 59: SPI block diagram

The SPI interface has four pins: SPICLK, MOSI, MISO and SS:

- SPICLK, MOSI and MISO are typically tied together between two or more SPI devices. Data flows from master to slave on the MOSI (Master Out Slave In) pin and flows from slave to master on the MISO (Master In Slave Out) pin. The SPICLK signal is output in the master mode and is input in the slave mode. If the SPI system is disabled, i.e. SPEN (SPCTL.6) = 0 (reset value), these pins are configured for port functions.
- $\overline{SS}$  is the optional slave select pin. In a typical configuration, an SPI master asserts one of its port pins to select one SPI device as the current slave. An SPI slave device uses its  $\overline{SS}$  pin to determine whether it is selected. The  $\overline{SS}$  is ignored if any of the following conditions are true:
  - If the SPI system is disabled, i.e. SPEN (SPCTL.6) = 0 (reset value)
  - If the SPI is configured as a master, i.e., MSTR (SPCTL.4) = 1, and P2.4 is configured as an output (via the P2M1.4 and P2M2.4 SFR bits);
  - If the  $\overline{SS}$  pin is ignored, i.e. SSIG(SPCTL.7) bit = 1, this pin is configured for port functions.

    Note that even if the SPI is configured as a master (MSTR = 1), it can still be converted to a slave by driving the  $\overline{SS}$  pin low (if P2.4 is configured as input and SSIG = 0). Should this happen, the SPIF bit (SPSTAT.7) will be set (see section "Mode change on SS").

Typical connections are shown in Figures 63 - 65.

P89LPC932

| SPCTL          |                |              |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|----------------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------|------------|-------------|--------------|---------------------------------|--|--|
| Address: E2h   |                | 7            | 6                                                                                                                                                                                                                                                         | 5                           | 4           | 3          | 2           | 1            | 0                               |  |  |
| Not bit addres | sable          | SSIG         | SPEN                                                                                                                                                                                                                                                      | DORD                        | MSTR        | CPOL       | СРНА        | SPR1         | SPR0                            |  |  |
| Reset Source   | (s): Any reset |              |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
| Reset Value: 0 | 00000100B      |              |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
| BIT            | SYMBOL         | FUNCTION     |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
| SPCTL.7        | SSIG           | cleared = 0, | $\overline{SS}$ IGnore.If set = 1, MSTR (bit 4) decides whether the device is a master or slave. If cleared = 0, the $\overline{SS}$ pin decides whether the device is master or slave. The $\overline{SS}$ pin can be used as a port pin (see Table 21). |                             |             |            |             |              |                                 |  |  |
| SPCTL.6        | SPEN           |              | SPI Enable. If set = 1, the SPI is enabled. If cleared = 0, the SPI is disabled and all S pins will be port pins                                                                                                                                          |                             |             |            |             |              |                                 |  |  |
| SPCTL.5        | DORD           | SPI Data OF  | SPI Data ORDer.                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|                |                | 1: The LSI   | 3 of the da                                                                                                                                                                                                                                               | ata word is                 | transmitte  | d first.   |             |              |                                 |  |  |
|                |                | 0: The MS    | B of the d                                                                                                                                                                                                                                                | ata word is                 | transmitte  | ed first.  |             |              |                                 |  |  |
| SPCTL.4        | MSTR           | Master/Slave | Master/Slave mode Select (see Table 21).                                                                                                                                                                                                                  |                             |             |            |             |              |                                 |  |  |
| SPCTL.3        | CPOL           | SPI Clock P  | SPI Clock Polarity (see Figures 66 - 69):                                                                                                                                                                                                                 |                             |             |            |             |              |                                 |  |  |
|                |                |              |                                                                                                                                                                                                                                                           | hen idle. T<br>e rising edg |             | edge of S  | PICLK is t  | he falling   | edge and the                    |  |  |
|                |                |              |                                                                                                                                                                                                                                                           | en idle. The falling ed     | •           | edge of SI | PICLK is th | ne rising ed | dge and the                     |  |  |
| SPCTL.2        | CPHA           | SPI CLock F  | hase sele                                                                                                                                                                                                                                                 | ct (see Fig                 | ures 66 - 6 | 69):       |             |              |                                 |  |  |
|                |                | 1: Data is   | driven on                                                                                                                                                                                                                                                 | the leading                 | edge of S   | SPICLK, ar | nd is samp  | led on the   | trailing edge.                  |  |  |
|                |                |              |                                                                                                                                                                                                                                                           |                             |             |            |             |              | dge of SPICLK<br>is not defined |  |  |
| SPCTL.1-0      | SPR1-SPR0      | SPI Clock R  | ate Select                                                                                                                                                                                                                                                | :                           |             |            |             |              |                                 |  |  |
|                | SPR1-SPR0      | SPI Clock R  | <u>ate</u>                                                                                                                                                                                                                                                |                             |             |            |             |              |                                 |  |  |
|                | 0 0            | CCLK/4       |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|                | 0 1            | CCLK/16      |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|                | 1 0            | CCLK/64      |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|                | 1 1            | CCLK/128     |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |
|                |                |              |                                                                                                                                                                                                                                                           |                             |             |            |             |              |                                 |  |  |

Figure 60: SPI Control register

| 80C51 8-bit microcontroller with two-clock core    |
|----------------------------------------------------|
| 8 KB 3 V low-nower Flash with 512-byte data FEDDOM |

P89LPC932

| O KD 3 V IOW-   | oower Flash Wi | 111 3 12   | 2-Dyle dai                                                                                                                                                                                                                                                                                                                                                                         | a LLF NOI                                    | VI.       |            |            |            |     |   |   |
|-----------------|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------|------------|------------|------------|-----|---|---|
| SPSTAT          |                |            |                                                                                                                                                                                                                                                                                                                                                                                    |                                              |           |            |            |            |     |   |   |
| Address: E1h    |                |            | 7                                                                                                                                                                                                                                                                                                                                                                                  | 6                                            | 5         | 4          | 3          | 2          | 1   | 0 | _ |
| Not bit address | able           |            | SPIF                                                                                                                                                                                                                                                                                                                                                                               | WCOL                                         | -         | -          | -          | -          | -   | - |   |
| Reset Source(s  | s): Any reset  | •          |                                                                                                                                                                                                                                                                                                                                                                                    |                                              |           |            |            |            |     |   |   |
| Reset Value: 0  | 0xxxxxxB       |            |                                                                                                                                                                                                                                                                                                                                                                                    |                                              |           |            |            |            |     |   |   |
| BIT             | SYMBOL         | FU         | INCTION                                                                                                                                                                                                                                                                                                                                                                            |                                              |           |            |            |            |     |   |   |
| SPSTAT.7        | SPIF           | into<br>an | SPI Transfer Completion Flag. When a serial transfer finishes, the SPIF bit is set and an interrupt is generated if both the ESPI (IEN1.3) bit and the EA bit are set. If SS is an input and is driven low when SPI is in master mode, and SSIG = 0, this bit will also be set (see section "Mode change on SS"). The SPIF flag is cleared in software by writing '1' to this bit. |                                              |           |            |            |            |     |   |   |
| SPSTAT.6        | WCOL           | du         | ring a data                                                                                                                                                                                                                                                                                                                                                                        | ollision Flag<br>transfer (s<br>to this bit. | -         |            |            | -          | -   |   |   |
| SPSTAT.5-0      | -              | Re         | served fo                                                                                                                                                                                                                                                                                                                                                                          | r future use                                 | e. Should | not be set | to 1 by us | er program | ıs. |   |   |

Figure 61: SPI Status register definition



Figure 62: SPI Data register

**Typical SPI configurations** 



Figure 63: SPI single master single slave configuration

In Figure 63, SSIG (SPCTL.7) for the slave is '0', and  $\overline{SS}$  is used to select the slave. The SPI master can use any port pin (including P2.4/ $\overline{SS}$ ) to drive the  $\overline{SS}$  pin.



Figure 64: SPI dual device configuration, where either can be a master or a slave.

Figure shows a case where two devices are connected to each other and either device can be a master or a slave. When no SPI operation is occuring, both can be configured as masters (MSTR = 1) with SSIG cleared to 0 and P2.4 (SS) configured in quasi-bidirectional mode. When a device initiates a transfer, it can configure P2.4 as an output and drive it low, forcing a mode change in the other device (see section "Mode change on SS") to slave.



Figure 65: SPI single master multiple slaves configuration

In Figure 65, SSIG (SPCTL.7) bits for the slaves are '0', and the slaves are selected by the corresponding SS signals. The SPI master can use any port pin (including P2.4/SS) to drive the SS pins.

## Configuring the SPI

Table 21 shows configuration for the master/slave modes as well as usages and directions for the modes.

P89LPC932

Table 21: SPI master and slave selection

| SPEN<br>(SPCTL.6) | SSIG<br>(SPCTL.7) | P2M2.4 | SS Pin            | MSTR<br>(SPCTL.4)     | Master or<br>Slave Mode | MISO              | MOSI              | SPICLK            | Remarks                                                                                                                                                                                             |
|-------------------|-------------------|--------|-------------------|-----------------------|-------------------------|-------------------|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                 | Х                 | Х      | P2.4 <sup>1</sup> | Х                     | SPI Disabled            | P2.3 <sup>1</sup> | P2.2 <sup>1</sup> | P2.5 <sup>1</sup> | SPI disabled. P2.2, P2.3, P2.4, P2.5 are used as port pins.                                                                                                                                         |
| 1                 | 0                 | Х      | 0                 | 0                     | Slave                   | output            | input             | input             | Selected as slave.                                                                                                                                                                                  |
| 1                 | 0                 | X      | 1                 | 0                     | Slave                   | Hi-Z              | input             | input             | Not selected. MISO is high impedance to avoid bus contention.                                                                                                                                       |
| 1                 | 0                 | 0      | 0                 | 1 (-> 0) <sup>2</sup> | Slave                   | output            | input             | input             | P2.4/SS is configured as an input or quasi-bidirectional pin. SSIG is 0. Selected externally as slave if SS is selected and is driven low. The MSTR bit will be cleared to '0' when SS becomes low. |
| 1                 | 0                 | 0      | 1                 | 1                     | Master                  | input             | Hi-Z              | Hi-Z              | MOSI and SPICLK are at high impedance to avoid bus contention. Note that the user must pull-up or pull-down SPICLK (depending on CPOL - SPCTL.3) to avoid a floating SPICLK.                        |
| 1                 | 0                 | 1      | Х                 | 1                     | Master                  | input             | output            | output            | MOSI and SPICLK are push-pull.                                                                                                                                                                      |
| 1                 | 1                 | Х      | P2.4 <sup>1</sup> | 0                     | Slave                   | output            | input             | input             |                                                                                                                                                                                                     |
| 1                 | 1                 | Х      | P2.4 <sup>1</sup> | 1                     | Master                  | input             | output            | output            |                                                                                                                                                                                                     |

<sup>1.</sup> Selected as a port function.

#### Additional considerations for a slave

When CPHA equals zero, SSIG must be '0' and the  $\overline{SS}$  pin must be negated and reasserted between each successive serial byte. If the SPDAT register is written while  $\overline{SS}$  is active (low), a write collision error results. The operation is undefined if CPHA is '0' and SSIG is '1'.

When CPHA equals one, SSIG may be set to '1'. If SSIG = 0, the  $\overline{SS}$  pin may remain active low between successive transfers (can be tied low at all times). This format is sometimes preferred in systems having a single fixed master and a single slave driving the MISO data line.

#### Additional considerations for a master

In SPI, transfers are always initiated by the master. If the SPI is enabled (SPEN = 1) and selected as master, writing to the SPI data register by the master starts the SPI clock generator and data transfer. The data will start to appear on MOSI about one half SPI bit-time to one SPI bit-time after data is written to SPDAT.

Note that the master can select a slave by driving the  $\overline{SS}$  pin of the corresponding device low. Data written to the SPDAT register of the master is shifted out of the MOSI pin of the master to the MOSI pin of the slave, at the same time the data in SPDAT register in slave side is shifted out on MISO pin to the MISO pin of the master.

After shifting one byte, the SPI clock generator stops, setting the transfer completion flag (SPIF) and an interrupt will be created if the SPI interrupt is enabled (ESPI, or IEN1.3 = 1). The two shift registers in the master CPU and slave CPU can be considered as one distributed 16-bit circular shift register. When data is shifted from the master to the slave, data is also shifted in the opposite direction simultaneously. This means that during one shift cycle, data in the master and the slave are interchanged.

## Mode change on SS

If SPEN = 1,  $\overline{S}SIG = 0$  and MSTR = 1, the SPI is enabled in master mode. The  $\overline{SS}$  pin can be configured as an input or quasi-bidirectional (P2M2.4 = 0). In this case, another master can drive this pin low to select this device as an SPI slave and start sending data to it. To avoid bus contention, the the CPU becomes a slave. As a result of the SPI becoming a slave, the MOSI and SPICLK pins are forced to be an input and MISO becomes an output.

2. The SPIF flag in SPSTAT is set, and if the SPI interrupt is enabled, an SPI interrupt will occur.

User software should always check the MSTR bit. If this bit is cleared by a slave select andthe user wants to continue to use the SPI as a master, the user must reset the MSTR bit, otherwise it will stay in slave mode.

<sup>2.</sup> The MSTR bit changes to '0' automatically when SS becomes low in input mode and SSIG is 0.

P89LPC932

## Write collision

The SPI is single buffered in the transmit direction and double buffered in the receive direction. New data for transmission can not be written to the shift register until the previous transaction is complete. The WCOL (SPSTAT.6) bit is set to indicate data collision when the data register is written during transmission. In this case, the data currently being transmitted will continue to be transmitted, but the new data, i.e., the one causing the collision, will be lost.

While write collision is detected for both a master or a slave, it is uncommon for a master because the master has full control of the transfer in progress. The slave, however, has no control over when the master will initiate a transfer and therefore collision can occur.

For receiving data, received data is transferred into a parallel read data buffer so that the shift register is free to accept a second character. However, the received character must be read from the Data Register before the next character has been completely shifted in. Otherwise. the previous data is lost.

WCOL can be cleared in software by a write with a '1' to the bit.

#### Data mode

Clock Phase Bit (CPHA) allows user to set the edges for sampling and changing data. Clock Polarity bit CPOL allows user to set the clock polarity. Figures 66 - 69 show the different settings of Clock Phase bit CPHA.



Figure 66: SPI slave transfer format with CPHA = 0



Figure 67: SPI slave transfer format with CPHA = 1



Figure 68: SPI master transfer format with CPHA = 0



Figure 69: SPI master transfer format with CPHA = 1

## SPI clock prescaler select

The SPI clock prescalar selection uses the SPR1-SPR0 bits in the SPCTL register (see Figure 60).

P89LPC932

## **Analog comparators**

Two analog comparators are provided on the LPC932. Input and output options allow use of the comparators in a number of different configurations. Comparator operation is such that the output is a logical one (which may be read in a register and/or routed to a pin) when the positive input (one of two selectable pins) is greater than the negative input (selectable from a pin or an internal reference voltage). Otherwise the output is a zero. Each comparator may be configured to cause an interrupt when the output value changes.

#### **Comparator configuration**

Each comparator has a control register, CMP1 for comparator 1 and CMP2 for comparator 2. The control registers are identical and are shown in Figure 70.

The overall connections to both comparators are shown in Figure 71. There are eight possible configurations for each comparator, as determined by the control bits in the corresponding CMPn register: CPn, CNn, and OEn. These configurations are shown in Figure 72.

When each comparator is first enabled, the comparator output and interrupt flag are not guaranteed to be stable for 10 microseconds. The corresponding comparator interrupt should not be enabled during that time, and the comparator interrupt flag must be cleared before the interrupt is enabled in order to prevent an immediate interrupt service.

| CMPn                   |                   |                                                                                                                                                                                                                                                                    |             |             |            |             |            |            |                                              |
|------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------------|-------------|------------|------------|----------------------------------------------|
| Address: ACh           | for CMP1, ADh for | CMP2 7                                                                                                                                                                                                                                                             | 6           | 5           | 4          | 3           | 2          | 1          | 0                                            |
| Not bit address        | sable             | -                                                                                                                                                                                                                                                                  | -           | CEn         | CPn        | CNn         | OEn        | COn        | CMFn                                         |
| Reset Source(s         | s): Any reset     |                                                                                                                                                                                                                                                                    | •           | •           |            |             |            |            | <u>.                                    </u> |
| Reset Value: xx000000B |                   |                                                                                                                                                                                                                                                                    |             |             |            |             |            |            |                                              |
| BIT SYMBOL FUNCTION    |                   |                                                                                                                                                                                                                                                                    |             |             |            |             |            |            |                                              |
| CMPn.7, 6              | -                 | Reserved for                                                                                                                                                                                                                                                       | r future us | e. Should ı | not be set | to 1 by use | er program | ıs.        |                                              |
| CMPn.5                 | CEn               | Comparator enable. When set, the corresponding comparator function is enabled. Comparator output is stable 10 microseconds after CEn is set.                                                                                                                       |             |             |            |             |            |            |                                              |
| CMPn.4                 | CPn               | Comparator positive input select. When 0, CINnA is selected as the positive comparator input. When 1, CINnB is selected as the positive comparator input.                                                                                                          |             |             |            |             |            |            |                                              |
| CMPn.3                 | CNn               | Comparator negative input select. When 0, the comparator reference pin CMPREF is selected as the negative comparator input. When 1, the internal comparator reference, Vref, is selected as the negative comparator input.                                         |             |             |            |             |            |            |                                              |
| CMPn.2                 | OEn               | Output enable. When 1, the comparator output is connected to the CMPn pin if the comparator is enabled (CEn = 1). This output is asynchronous to the CPU clock.                                                                                                    |             |             |            |             |            |            |                                              |
| CMPn.1                 | COn               | Comparator                                                                                                                                                                                                                                                         | output, sy  | nchronized  | to the CP  | U clock to  | allow read | ding by so | ftware.                                      |
| CMPn.0                 | CMFn              | Comparator output, synchronized to the CPU clock to allow reading by software.  Comparator interrupt flag. This bit is set by hardware whenever the comparator output COn changes state. This bit will cause a hardware interrupt if enabled. Cleared by software. |             |             |            |             |            |            |                                              |
|                        |                   |                                                                                                                                                                                                                                                                    |             |             |            |             |            |            |                                              |

Figure 70: Comparator control registers (CMP1 and CMP2)



Figure 71: Comparator input and output connections

#### Internal reference voltage

An internal reference voltage, Vref, may supply a default reference when a single comparator input pin is used. Please refer to the Datasheet for specifications.

#### Comparator interrupt

Each comparator has an interrupt flag CMFn contained in its configuration register. This flag is set whenever the comparator output changes state. The flag may be polled by software or may be used to generate an interrupt. The two comparators use one common interrupt vector. The interrupt will be generated when the interrupt enable bit EC in the IEN1 register is set and the interrupt system is enabled via the EA bit in the IEN0 register. If both comparators enable interrupts, after entering the interrupt service routine, the user will need to read the flags to determine which comparator caused the interrupt.

#### Comparators and power reduction modes

Either or both comparators may remain enabled when Power down or Idle mode is activated, but both comparators are disabled automatically in Total Power down mode.

If a comparator interrupt is enabled (except in Total Power down mode), a change of the comparator output state will generate an interrupt and wake up the processor. If the comparator output to a pin is enabled, the pin should be configured in the push-pull mode in order to obtain fast switching times while in Power down mode. The reason is that with the **oscillator** stopped, the temporary strong pull-up that normally occurs during switching on a quasi-bidirectional port pin does not take place.

Comparators consume power in Power down and Idle modes, as well as in the normal operating mode. This should be taken into consideration when system power consumption is an issue. To minimize power consumption, the user can Power down the comparators by disabling the comparators and setting PCONA.5 to '1', or simply putting the device in Total Power down mode.



Figure 72: Comparator configurations

## Comparator configuration example

The code shown below is an example of initializing one comparator. Comparator 1 is configured to use the CIN1A and CMPREF inputs, outputs the comparator result to the CMP1 pin, and generates an interrupt when the comparator output changes.

## CMPINIT:

RET

| MOV  | PT0AD,#030h | ; Disable digital INPUTS on pins that are used for analog functions: CIN1A, CMPREF. |
|------|-------------|-------------------------------------------------------------------------------------|
| ANL  | P0M2,#0CFh  | ; Disable digital OUTPUTS on pins that are used                                     |
| ORL  | P0M1,#030h  | ; for analog functions: CIN1A, CMPREF.                                              |
| MOV  | CMP1,#024h  | ; Turn on comparator 1 and set up for:                                              |
|      |             | ; - Positive input on CIN1A.                                                        |
|      |             | ; - Negative input from CMPREF pin.                                                 |
|      |             | ; - Output to CMP1 pin enabled.                                                     |
| CALL | delay10us   | ; The comparator has to start up for at least 10 microseconds before use.           |
| ANL  | CMP1,#0FEh  | ; Clear comparator 1 interrupt flag.                                                |
| SETB | EC          | ; Enable the comparator interrupt. The priority is left at the current value.       |
| SETB | EA          | ; Enable the interrupt system (if needed).                                          |
|      |             |                                                                                     |

The interrupt routine used for the comparator must clear the interrupt flag (CMF1 in this case) before returning.

; Return to caller.

P89LPC932

## **Keypad interrupt (KBI)**

The Keypad Interrupt function is intended primarily to allow a single interrupt to be generated when Port 0 is equal to or not equal to a certain pattern. This function can be used for bus address recognition or keypad recognition. The user can configure the port via SFRs for different tasks.

There are three SFRs used for this function. The Keypad Interrupt Mask Register (KBMASK) is used to define which input pins connected to Port 0 are enabled to trigger the interrupt. The Keypad Pattern Register (KBPATN) is used to define a pattern that is compared to the value of Port 0. The Keypad Interrupt Flag (KBIF) in the Keypad Interrupt Control Register (KBCON) is set when the condition is matched while the Keypad Interrupt function is active. An interrupt will be generated if it has been enabled by setting the EKBI bit in IEN1 register and EA = 1. The PATN\_SEL bit in the Keypad Interrupt Control Register (KBCON) is used to define equal or not-equal for the comparison.

In order to use the Keypad Interrupt as an original KBI function like in the 87LPC76x series, the user needs to set KBPATN = 0FFH and PATN\_SEL = 1 (not equal), then any key connected to Port0 which is enabled by KBMASK register is will cause the hardware to set KBIF = 1 and generate an interrupt if it has been enabled. The interrupt may be used to wake up the CPU from Idle or Power down modes. This feature is particularly useful in handheld, battery powered systems that need to carefully manage power consumption yet also need to be convenient to use.

In order to set the flag and and cause an interrupt, the pattern on Port 0 must be held longer than 6 CCLKs.



Figure 73: Keypad Pattern register

| KBCON          |                | 7                                                                                                                                                                                                                                        |    | 6 | 5 | 4 | 3 | 2 | 1        | 0    |   |
|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|---|---|---|----------|------|---|
| Address: 94h   |                | _                                                                                                                                                                                                                                        |    | - | _ | - | - | _ | PATN SEL | KBIF | Ī |
| Not bit addres | sable          |                                                                                                                                                                                                                                          |    |   | 1 |   |   |   |          |      |   |
| Reset Source   | (s): Any reset |                                                                                                                                                                                                                                          |    |   |   |   |   |   |          |      |   |
| Reset Value: > | xxxxxx00B      |                                                                                                                                                                                                                                          |    |   |   |   |   |   |          |      |   |
| BIT            | SYMBOL         | FUNCTI                                                                                                                                                                                                                                   | ON |   |   |   |   |   |          |      |   |
| KBCON.7-2      | -              | Reserve                                                                                                                                                                                                                                  | d  |   |   |   |   |   |          |      |   |
| KBCON.1        | PATN_SEL       | Pattern Matching Polarity selection. When set, Port 0 has to be equal to the user-defined Pattern in KBPATN to generate the interrupt. When clear, Port 0 has to be not equal to the value of KBPATN register to generate the interrupt. |    |   |   |   |   |   |          |      |   |
| KBCON.0        | KBIF           | Keypad Interrupt Flag. Set when Port 0 matches user defined conditions specified in KBPATN, KBMASK, and PATN_SEL. Needs to be cleared by software by writing "0".                                                                        |    |   |   |   |   |   |          |      |   |

Figure 74: Keypad Control register

P89LPC932

| KBMASK          |               | 7                                                        | 6                                                        | 5          | 4           | 3           | 2        | 1        | 0        |  |
|-----------------|---------------|----------------------------------------------------------|----------------------------------------------------------|------------|-------------|-------------|----------|----------|----------|--|
| Address: 86h    | s: 86h        |                                                          | KBMASK.6                                                 | KBMASK.5   | KBMASK.4    | KBMASK.3    | KBMASK.2 | KBMASK.1 | KBMASK.0 |  |
| Not bit address | sable         |                                                          |                                                          |            |             | <u> </u>    |          |          |          |  |
| Reset Source(s  | s): Any reset |                                                          |                                                          |            |             |             |          |          |          |  |
| Reset Value: 0  | 0000000B      |                                                          |                                                          |            |             |             |          |          |          |  |
| BIT             | SYMBOL        | <b>FUNCTION</b>                                          |                                                          |            |             |             |          |          |          |  |
| KBMASK.7        | -             | When set, er                                             | When set, enables P0.7 as a cause of a Keypad Interrupt. |            |             |             |          |          |          |  |
| KBMASK.6        | -             | When set, er                                             | When set, enables P0.6 as a cause of a Keypad Interrupt. |            |             |             |          |          |          |  |
| KBMASK.5        | -             | When set, enables P0.5 as a cause of a Keypad Interrupt. |                                                          |            |             |             |          |          |          |  |
| KBMASK.4        | -             | When set, er                                             | nables P0.                                               | 4 as a cau | ise of a Ke | eypad Inter | rupt.    |          |          |  |
| KBMASK.3        | -             | When set, er                                             | nables P0.                                               | 3 as a cau | ise of a Ke | eypad Inter | rupt.    |          |          |  |
| KBMASK.2        | -             | When set, er                                             | nables P0.                                               | 2 as a cau | ise of a Ke | eypad Inter | rupt.    |          |          |  |
| KBMASK.1        | -             | When set, er                                             | nables P0.                                               | 1 as a cau | se of a Ke  | eypad Inter | rupt.    |          |          |  |
| KBMASK.0        | -             | When set, er                                             | nables P0.                                               | 0 as a cau | se of a Ke  | eypad Inter | rupt.    |          |          |  |

Figure 75: Keypad Interrupt Mask register (KBM)

P89LPC932

## Watchdog timer

The watchdog timer subsystem protects the system from incorrect code execution by causing a system reset when it underflows as a result of a failure of software to feed the timer prior to the timer reaching its terminal count. The watchdog timer can only be reset by a power-on reset.

## Watchdog function

The watchdog timer has an on-chip 400 kHz oscillator. When the watchdog is enabled, it can run from the watchdog oscillator or from PCLK (refer to Figure 76) by configuring the WDCLK bit in the Watchdog Control Register WDCON. When the watchdog feature is enabled, the timer must be fed regularly by software in order to prevent it from resetting the CPU.

There are four SFRs used for the watchdog function: Watchdog Control Register(WDCON), Watchdog Load Register(WDL), and Watchdog Feed Registers, WFEED1 and WFEED2.

There are two SFR bits in Flash configuration byte UCFG1 that are related to watchdog configuration: the Watchdog Timer Enable bit, (WDTE), and the Watchdog Safety Enable bit, (WDSE). Refer to the following table for details about these two bits.

Table 22: Watchdog timer configuration

| WDTE<br>(UCFG1.7) | WDSE<br>(UCFG1.4) | FUNCTION                                                                                                                                                                                          |
|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                 | х                 | The watchdog is disabled. The timer can be used as an internal timer and can be used to generate an interrupt. WDSE has no effect.                                                                |
| 1                 | 0                 | The watchdog is enabled. The user can set WDCLK to choose the clock source.                                                                                                                       |
| 1                 | 1                 | The watchdog is enabled, along with additional safety features:  1. WDCLK is forced to 1 (using watchdog oscillator)  2. WDCON and WDL register can only be written once  3. WDRUN is forced to 1 |

Figure 78 shows the watchdog timer in watchdog mode. It consists of a programmable 13-bit prescaler, and an 8-bit down counter. The down counter is clocked (decrement) by a tap taken from the prescaler. The clock source for the prescaler is either the PCLK or watchdog oscillator selected by the WDCLK bit in the WDCON register. (Note that switching of the clock sources will not take effect immediately - see section "Switching of the Watchdog clock source").

When the watchdog feature is disabled, it can be used as an interval timer and may generate an interrupt.

The watchdog asserts the watchdog reset when the watchdog count underflows and the watchdog is enabled. When the watchdog is enabled, writing to WDL or WDCON must be followed by a feed sequence for the new values to take effect.

If a watchdog reset occurs, the internal reset is active for at least one watchdog clock cycle (PCLK or the watchdog oscillator clock). If CCLK is still running, code execution will begin immediately after the reset cycle. If the processor was in Power down mode, the watchdog reset will start the oscillator and code execution will resume after the oscillator is stable.

#### Feed sequence

The watchdog timer control register and the 8-bit down counter (Figure 78) are not directly loaded by the user. The user writes to the WDCON and the WDL SFRs. At the end of a feed sequence, the values in the WDCON and WDL SFRs are loaded to the control register and the 8-bit down counter. Before the feed sequence, any new values written to these two SFRs will not take effect. To avoid a watchdog reset, the watchdog timer needs to be fed (via a special sequence of software action called the feed sequence) prior to reaching an underflow.

To feed the watchdog, two write instructions must be sequentially executed successfully. Between the two write instructions, SFR reads are allowed, but writes are not allowed. The instructions should move A5H to the WFEED1 register and then 5AH to the WFEED2 register. An incorrect feed sequence will cause an immediate watchdog reset. The program sequence to feed the watchdog timer is as follows:

CLR EA ; disable interrupt

MOV WFEED1,#0A5h ; do watchdog feed part 1

P89LPC932

MOV WFEED2,#05Ah ; do watchdog feed part 2

SETB EA ; enable interrupt

This sequence assumes that the LPC932 interrupt system is enabled and there is a possibility of an interrupt request occuring during the feed sequence. If an interrupt was allowed to be serviced and the service routine contained any SFR writes, it would trigger a watchdog reset. If it is known that no interrupt could occur during the feed sequence, the instructions to disable and reenable interrupts may be removed.

In watchdog mode (WDTE = 1), writing the WDCON register must be IMMEDIATELY followed by a feed sequence to load the WDL to the 8-bit down counter, and the WDCON to the shadow register. If writing to the WDCON register is not immediately followed by the feed sequence, a watchdog reset will occur.

For example: setting WDRUN = 1:

MOV ACC,WDCON ; get WDCON SETB ACC.2 ; set WD\_RUN=1

MOV WDL,#0FFh ; New count to be loaded to 8-bit down counter

CLR EA ; disable interrupt

MOV WDCON,ACC ; write back to WDCON (after the watchdog is enabled, a feed must occur

; immediately)

MOV WFEED1,#0A5h ; do watchdog feed part 1 MOV WFEED2,#05Ah ; do watchdog feed part 2

SETB EA ; enable interrupt

In timer mode (WDTE = 0), WDCON is loaded to the control register every CCLK cycle (no feed sequence is required to load the control register), but a feed sequence is required to load from the WDL SFR to the 8-bit down counter before a time-out occurs.



Figure 76: Watchdog Prescaler

P89LPC932

# Watchdog Control register (WDCON)

|                                                                                                                                                                                  |           | -                         |                                                                                                                                                                                                             | _                          | 4                       |                       | 0                            |                      | •                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------|-----------------------|------------------------------|----------------------|--------------------------------------------------------------|
| WDCON                                                                                                                                                                            |           | 7                         | 6                                                                                                                                                                                                           | 5                          | 4                       | 3                     | 2                            | 1                    | 0                                                            |
| Address: A7h                                                                                                                                                                     |           | PRE2                      | PRE2 PRE1 PRE0 - WDRUN WDTOF WDCLK                                                                                                                                                                          |                            |                         |                       |                              |                      | WDCLK                                                        |
| Not bit address                                                                                                                                                                  | sable     |                           |                                                                                                                                                                                                             |                            |                         |                       |                              |                      |                                                              |
| Reset Source(s): See reset value below                                                                                                                                           |           |                           |                                                                                                                                                                                                             |                            |                         |                       |                              |                      |                                                              |
| Reset Value: 111xx1?1B (Note: WDCON.7,6,5,2,0 - set to '1' any reset; WDCON.1 - cleared to '0' on Power-on reset, set to '1' on watchdog reset, not affected by any other reset) |           |                           |                                                                                                                                                                                                             |                            |                         |                       |                              | n Power-on           |                                                              |
| BIT                                                                                                                                                                              | SYMBOL    | FUNCTIO                   | UNCTION                                                                                                                                                                                                     |                            |                         |                       |                              |                      |                                                              |
| WDCON.7-5                                                                                                                                                                        | PRE2-PRE0 | Clock Pres                | Clock Prescalar Tap Select. Refer to Table 23 for detail.                                                                                                                                                   |                            |                         |                       |                              |                      |                                                              |
| WDCON.4-3                                                                                                                                                                        | -         | Reserved                  | Reserved for future use. Should not be set to 1 by user program.                                                                                                                                            |                            |                         |                       |                              |                      |                                                              |
| WDCON.2                                                                                                                                                                          | WDRUN     | when WDF                  | Watchdog Run Control. The watchdog timer is started when WDRUN = 1 and stopped when WDRUN = 0. This bit is forced to 1 (watchdog running) if both WDTE and WDSE are set to 1.                               |                            |                         |                       |                              |                      |                                                              |
| WDCON.1                                                                                                                                                                          | WDTOF     | In watchdo                | Watchdog Timer Time-Out Flag. This bit is set when the 8-bit down counter underflows. In watchdog mode, a feed sequence will clear this bit. It can also be cleared by writing '0' to this bit in software. |                            |                         |                       |                              |                      |                                                              |
| WDCON.0                                                                                                                                                                          | WDCLK     | PCLK is se<br>see section | elected. (If the "WDCLK =                                                                                                                                                                                   | ne CPU is p<br>: 0 and CPU | owered do<br>J power do | own, the wown"). (Not | vatchdog is<br>te: If both V | disabled<br>VDTE and | When cleared<br>f WDCLK = 0<br>WDSE are se<br>ock source" fo |

Figure 77: Watchdog Timer Control register

The number of watchdog clocks before timing out is calculated by the following equations:

$$tclks = (2^{(5+PRE)} + 1)(WDL + 1)$$

where:

- PRE is the value of prescalar (PRE2-PRE0) which can be the range 0-7, and;
- WDL is the value of watchdog load register which can be the range of 0-255.

The minimum number of tclks is:

$$tclks = (2^{(5+0)}+1)(0+1) = 33$$

$$tclks = (2^{(5+PRE)} + 1)(WDL + 1)$$

The maximum number of tclks is:

$$tclks = (2^{(5+7)}+1)(255+1) = 1,048,832$$

P89LPC932

The following table shows sample LPC932 timeout values.

## Table 23: LPC932 Watchdog timeout values

|           |                 | Timeout Period             | Watchdog Cl                                | ock Source                                   |  |  |
|-----------|-----------------|----------------------------|--------------------------------------------|----------------------------------------------|--|--|
| PRE2-PRE0 | WDL in decimal) | (in watchdog clock cycles) | 400 kHz Watchdog Oscillator Clock (Normal) | 12 MHz CCLK (6 MHz CCLK/2<br>Watchdog Clock) |  |  |
| 000       | 0 33            |                            | 82.5 μs                                    | 5.50 µs                                      |  |  |
| 000       | 255             | 8,193                      | 20.5 ms                                    | 1.37 ms                                      |  |  |
| 004       | 0               | 65                         | 162.5 µs                                   | 10.8 µs                                      |  |  |
| 001       | 255             | 16,385                     | 41.0 ms                                    | 2.73 ms                                      |  |  |
| 040       | 0               | 129                        | 322.5 µs                                   | 21.5 µs                                      |  |  |
| 010       | 010 255         |                            | 81.9 ms                                    | 5.46 ms                                      |  |  |
| 011       | 0               |                            | 642.5 µs                                   | 42.8 μs                                      |  |  |
| 011       | 011 255         |                            | 163.8 ms                                   | 10.9 ms                                      |  |  |
| 400       | 0               | 513                        | .1.28 ms                                   | 85.5 µs                                      |  |  |
| 100       | 255             | 131,073                    | 327.7 ms                                   | 21.8 ms                                      |  |  |
| 404       | 0               | 1,025                      | 2.56 ms                                    | 170.8 µs                                     |  |  |
| 101       | 255             | 262,145                    | 655.4 ms                                   | 43.7 ms                                      |  |  |
| 110       | 0               | 2,049                      | 5.12 ms                                    | 341.5 μs                                     |  |  |
| 110       | 255             | 524,289                    | 1.31 s                                     | 87.4 ms                                      |  |  |
| 444       | 0               | 4097                       | 10.2 ms                                    | 682.8 µs                                     |  |  |
| 111       | 255             | 1,048,577                  | 2.62 s                                     | 174.8 ms                                     |  |  |



Figure 78: Watchdog Timer in Watchdog Mode (WDTE = 1)

P89LPC932

# **Watchdog Timer in Timer Mode**

Figure 79 shows the Watchdog Timer in Timer Mode. In this mode, any changes to WDCON are written to the shadow register after one watchdog clock cycle. A watchdog underflow will set the WDTOF bit. If IEN0.6 is set, the watchdog underflow is enabled to cause an interrupt. WDTOF is cleared by writing a '0' to this bit in software. When an underflow occurs, the contents of WDL is reloaded into the down counter and the watchdog timer immediately begins to count down again.

A feed is necessary to cause WDL to be loaded into the down counter before an underflow occurs. Incorrect feeds are ignored in this mode.



Figure 79: Watchdog Timer in Timer Mode (WDTE = 0)

## WDCLK = 0 and CPU power down

If WDCLK is '0', PCLK is selected as the watchdog clock. If the CPU is powered down (PMOD1, i.e., PCON.1, is '1'), PCLK is not running and therefore the watchdog is disabled.

## Switching of the Watchdog clock source

After changing WDCLK (WDCON.0), switching of the clock source will not immediately take effect. As shown in Figure 78, the selection is loaded after a watchdog feed sequence. In addition, due to clock synchronization logic, it can take two old clock cycles before the old clock source is deselected, and then an additional two new clock cycles before the new clock source is selected.

Since the prescalar starts counting immediately after a feed, switching clocks can cause some inaccuracy in the prescalar count. The inaccuracy could be as much as 2 old clock source counts plus a 2 new clock cycles.

**Note:** When switching clocks, it is important that the old clock source is left enabled for 2 clock cycles after the feed completes. Otherwise, the watchdog may become disabled when the old clock source is disabled. For example, suppose PCLK (WCLK=0) is the current clock source. After WCLK is set to '1', the program should wait at least two PCLK cycles (4 CCLKs) after the feed completes before going into Power down mode. Otherwise, the watchdog could become disabled when CCLK turns off. The watchdog oscillator will never become selected as the clock source unless CCLK is turned on again first.

P89LPC932

#### **Additional features**

The AUXR1 register contains several special purpose control bits that relate to several chip features. AUXR1 is described in Figure 80.

| AUXR1          |                | 7                                                                                                                                                                                     | 6                                                                                                                                                                                                            | 5           | 4           | 3          | 2          | 1        | 0        |
|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------------|------------|----------|----------|
| Address: A2h   |                | CLKLP                                                                                                                                                                                 | EBRR                                                                                                                                                                                                         | ENT1        | ENT0        | SRST       | 0          | -        | DPS      |
| Not bit addres | sable          |                                                                                                                                                                                       |                                                                                                                                                                                                              | •           |             |            |            |          |          |
| Reset Source   | (s): Any reset |                                                                                                                                                                                       |                                                                                                                                                                                                              |             |             |            |            |          |          |
| Reset Value:   | 000000x0B      |                                                                                                                                                                                       |                                                                                                                                                                                                              |             |             |            |            |          |          |
| BIT            | SYMBOL         | <b>FUNCTION</b>                                                                                                                                                                       |                                                                                                                                                                                                              |             |             |            |            |          |          |
| AUXR1.7        | CLKLP          | be used whe                                                                                                                                                                           | Clock Low Power Select. When set, reduces power consumption in the clock circuits. Can be used when the clock frequency is 8 MHz or less. After reset this bit is cleared to support up to 12 MHz operation. |             |             |            |            |          |          |
| AUXR1.6        | EBRR           | UART Break Detect Reset Enable. If '1', UART Break Detect will cause a chip reset and force the device into ISP mode.                                                                 |                                                                                                                                                                                                              |             |             |            |            |          |          |
| AUXR1.5        | ENT1           | When set, the P0.7 pin is toggled whenever Timer1 overflows. The output frequency is therefore one half of the Timer1 overflow rate. Refer to the Timer/Counters section for details. |                                                                                                                                                                                                              |             |             |            |            |          |          |
| AUXR1.4        | ENT0           | When set the therefore one details.                                                                                                                                                   | •                                                                                                                                                                                                            |             |             |            |            | •        |          |
| AUXR1.3        | SRST           | Software Resocurred.                                                                                                                                                                  | set. When                                                                                                                                                                                                    | set by sof  | tware, rese | ets the LP | C932 as if | a hardwa | re reset |
| AUXR1.2        | 0              | This bit contains a hard-wired 0. Allows toggling of the DPS bit by incrementing AUXR1, without interfering with other bits in the register.                                          |                                                                                                                                                                                                              |             |             |            |            |          |          |
| AUXR1.1        | -              | Not used. All                                                                                                                                                                         | owable to                                                                                                                                                                                                    | set to a "1 | ".          |            |            |          |          |
| AUXR1.0        | DPS            | Data Pointer                                                                                                                                                                          | Select. Cl                                                                                                                                                                                                   | hooses on   | e of two Da | ata Pointe | rs.        |          |          |

Figure 80: AUXR1 register

#### Software reset

The SRST bit in AUXR1 gives software the opportunity to reset the processor completely, as if an external reset or watchdog reset had occurred. If a value is written to AUXR1 that contains a 1 at bit position 3, all SFRs will be initialized and execution will resume at program address 0000. Care should be taken when writing to AUXR1 to avoid accidental software resets.

## **Dual Data Pointers**

The dual Data Pointers (DPTR) adds to the ways in which the processor can specify the address used with certain instructions. The DPS bit in the AUXR1 register selects one of the two Data Pointers. The DPTR that is not currently selected is not accessible to software unless the DPS bit is toggled.

Specific instructions affected by the Data Pointer selection are:

INC DPTR Increments the Data Pointer by 1.
 JMP @A+DPTR Jump indirect relative to DPTR value.

• MOV DPTR, #data16 Load the Data Pointer with a 16-bit constant.

• MOVCA, @A+DPTR Move code byte relative to DPTR to the accumulator.

P89LPC932

- MOVXA, @DPTR Move data byte the accumulator to data memory relative to DPTR.
- MOVX@DPTR, A Move data byte from data memory relative to DPTR to the accumulator.

Also, any instruction that reads or manipulates the DPH and DPL registers (the upper and lower bytes of the current DPTR) will be affected by the setting of DPS. The MOVX instructions have limited application for the LPC932 since the part does not have an external data bus. However, they may be used to access Flash configuration information (see Flash Configuration section) or auxiliary data (XDATA) memory.

Bit 2 of AUXR1 is permanently wired as a logic 0. This is so that the DPS bit may be toggled (thereby switching Data Pointers) simply by incrementing the AUXR1 register, without the possibility of inadvertently altering other bits in the register.

P89LPC932

#### Data EEPROM

The LPC932 has 512 bytes of on-chip Data EEPROM that can be used to save configuration parameters. The Data EEPROM is SFR based, byte readable, byte writable, and erasable (via row fill and sector fill). The user can read, write, and fill the memory via three SFRs and one interrupt:

- Address Register (DEEADR) is used for address bits 7-0 (bit 8 is in the DEECON register).
- Control Register (DEECON) is used for address bit 8, setup operation mode, and status flag bit (see Table 81).
- Data Register (DEEDAT) is used for writing data to, or reading data from, the Data EEPROM.

| DEECON              |              |      |                                                                                   |             |           |              |             |            |    |       |  |
|---------------------|--------------|------|-----------------------------------------------------------------------------------|-------------|-----------|--------------|-------------|------------|----|-------|--|
| Address: F1h        |              | _    | 7                                                                                 | 6           | 5         | 4            | 3           | 2          | 1  | 0     |  |
| Not bit addressable |              |      | EEIF                                                                              | HVERR       | ECTL.1    | ECTL.0       | -           | -          | -  | EADR8 |  |
| Reset Source(s)     | ): Any reset |      |                                                                                   |             |           |              |             |            |    |       |  |
| Reset Value: 0x     | 00xxx0B      |      |                                                                                   |             |           |              |             |            |    |       |  |
| BIT                 | SYMBOL       | FUI  | UNCTION                                                                           |             |           |              |             |            |    |       |  |
| DEECON.7            | EEIF         | Dat  | Data EEPROM interrupt flag. Set when a read or write finishes, reset by software. |             |           |              |             |            |    |       |  |
| DEECON.6            | -            | Res  | Reserved for future use. Should not be set to 1 by user program.                  |             |           |              |             |            |    |       |  |
| DEECON.5-4 E        | CTL.1,ECTL.0 | Оре  | Operation mode selection.                                                         |             |           |              |             |            |    |       |  |
|                     | 00           | Byte | e read / v                                                                        | vrite mode  |           |              |             |            |    |       |  |
|                     | 10           | Rov  | w (64 byte                                                                        | es) fill    |           |              |             |            |    |       |  |
|                     | 11           | Blo  | ck fill (512                                                                      | 2 bytes)    |           |              |             |            |    |       |  |
| DEECON.3-1          | -            | Res  | served for                                                                        | r future us | e. Should | not be set t | to 1 by use | er program | ١. |       |  |
| DEECON.0            | EADR8        | Mos  | Most significant address (bit 8) of the Data EEPROM. EADR7-0 are in DEEADR.       |             |           |              |             |            |    |       |  |
|                     |              |      |                                                                                   |             |           |              |             |            |    |       |  |
|                     |              |      |                                                                                   |             |           |              |             |            |    |       |  |

Figure 81: Data EEPROM Control register

Byte Mode: In this mode data can be read and written to one byte at a time. Data is in the DEEDAT register and the address is in the DEEADR register.

Row Fill: In this mode the addressed row (64 bytes, with address DEEADR.5-0 ignored) is filled with the DEEDAT pattern. To erase the entire row to 00h or program the entire row to FFh, write 00h or FFh to DEEDAT prior to row fill.

Block Fill: In this mode all 512 bytes are filled with the DEEDAT pattern. To erase the block to 00h or program the block to FFh, write 00h or FFh to DEEDAT prior to the block fill. Prior to using this command EADR8 must be set = 1.

In any mode, after the operation finishes, the hardware will set EEIF bit. An interrupt can be enabled via the IEN1.7 bit. If IEN1.7 and the EA bits are set, it will generate an interrupt request. The EEIF bit is cleared by software.

## **Data EEPROM read**

A byte can be read via polling or interrupt:

- 1. Write to DEECON with ECTL1-0 (DEECON.5-4) = '00' and correct bit 8 address to EADR8. (Note that if the correct values are already written to DEECON, there is no need to write to this register.)
- 2. Without writing to the DEEDAT register, write address bits 7-0 to DEEADR.
- 3. If both the EIEE (IEN1.7) bit and the EA (IEN0.7) bit are '1's, wait for the Data EEPROM interrupt then read/poll the EEIF (DEECON.7) bit until it is set to '1'. If EIEE or EA is '0', the interrupt is disabled, only polling is enabled.
- 4. Read the Data EEPROM data from the DEEDAT SFR.

Note that if DEEDAT is written prior to a write to DEEADR (if DEECON.5-4 = '00'), a Data EEPROM write operation will commence. The user must take caution that such cases do not occur during a read. An example is if the Data EEPROM is read

P89LPC932

in an interrupt service routine with the interrupt occurring in the middle of a Data EEPROM cycle. The user should disable interrupts during a Data EEPROM write operation (see section "Data EEPROM write").

#### **Data EEPROM write**

A byte can be written via polling or interrupt:

- 1. Write to DEECON with ECTL1-0 (DEECON.5-4) = '00' and and correct bit 8 address to EADR8. (Note that if the correct values are already written to DEECON, there is no need to write to this register.)
- 2. Write the data to the DEEDAT register.
- 3. Write address bits 7-0 to DEEADR.
- 4. If both the EIEE (IEN1.7) bit and the EA (IEN0.7) bit are '1's, wait for the Data EEPROM interrupt then read/poll the EEIF (DEECON.7) bit until it is set to '1'. If EIEE or EA is '0', the interrupt is disabled and only polling is enabled. When EEIF is '1', the operation is complete and data is written.

As a write to the DEEDAT register followed by a write to the DEEADR register will automatically set off a write (if DEECON.5-4 = '00'), the user must take great caution in a write to the DEEDAT register. It is strongly recommended that the user disables interrupts prior to a write to the DEEDAT register and enable interrupts after all writes are over. An example is as follows:

CLR EA ; disable interrupt MOV DEEDAT,@R0 ; write data pattern

MOV DEEADR,@R1; write address the data paatern is to be written to

SETB EA ; enable interrupt, if IEN1.7 (EIEE) bit is set, wait for interrupt and poll the

; DEECON.7 (EEIF) bit.

#### Hardware reset.

During any hardware reset, including watchdog and system timer reset, the state machine that "remembers" a write to the DEEDAT register will be initialized. If a write to the DEEDAT register occurs followed by a hardware reset, a write to the DEEDAT register without a prior write to the DEEDAT register will result in a read cycle.

## Multiple writes to the DEEDAT register

If there are multiple writes to the DEEDAT register before a write to the DEEADR register, the last data written to the DEEDAT register will be written to the corresponding address.

## Sequence of writes to DEECON and DEEDAT registers

A write to the DEEDAT register is considered a valid write (i.e, will trigger the state machine to "remember" a write operation is to commence) if DEECON.5-4 = '00'. If these mode bits are already '00' and address bit 8 is correct, there is no need to write to the DEECON register prior to a write to the DEEDAT register.

#### **Data EEPROM Row Fill**

A row (8 bytes) can be filled with a predetermined data pattern via polling or interrupt:

- 1. Write to DEECON with ECTL1-0 (DEECON.5-4) = '10' and correct bit 8 address to EADR8. (Note that if the correct values are already written to DEECON, there is no need to write to this register.)
- 2. Write the fill pattern to the DEEDAT register. (Note that if the correct values are already written to DEEDAT, there is no need to write to this register.)
- 3. Write address bits 7-0 to DEEADR. Note that address bits 5-0 are ignored.
- 4. If both the EIEE (IEN1.7) bit and the EA (IEN0.7) bit are '1's, wait for the Data EEPROM interrupt then read/poll the EEIF (DEECON.7) bit until it is set to '1'. If EIEE or EA is '0', the interrupt is disabled and only polling is enabled. When EEIF is '1', the operation is complete and row is filled with the DEEDAT pattern.

## **Data EEPROM Block Fill**

The Data EEPROM array can be filled with a predetermined data pattern via polling or interrupt:

- 1. Write to DEECON with ECTL1-0 (DEECON.5-4) = '11'. Set bit EADR8 = 1.
- 2. Write the fill pattern to the DEEDAT register.
- 3. Write any address to DEEADR. Note that the entire address is ignored in a block fill operation.
- 4. If both the EIEE (IEN1.7) bit and the EA (IEN0.7) bit are '1's, wait for the Data EEPROM interrupt then read/poll the EEIF (DEECON.7) bit until it is set to '1'. If EIEE or EA is '0', the interrupt is disabled and only polling is enabled. When EEIF is '1', the operation is complete.

P89LPC932

## Flash program memory

## **General description**

The LPC932 Flash memory provides in-circuit electrical erasure and programming. The Flash can be read and written as bytes. The Chip Erase operation will erase the entire program memory. The Sector and Page Erase functions can erase any Flash sector (1 KB) or page (64 bytes). In-System Programming and standard parallel programming are both available. On-chip erase and write timing generation contribute to a user-friendly programming interface. The LPC932 Flash reliably stores memory contents even after 10,000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. The LPC932 uses VDD as a supply voltage to perform the Program/Erase algorithms.

#### **Features**

- Internal fixed boot ROM, containing low-level In-Application Programming (IAP) routines
- User programs can call these routines to perform In-Application Programming (IAP).
- Default loader providing In-System Programming via the serial port, located in upper end of user program memory.
- Boot vector allows user provided Flash loader code to reside anywhere in the Flash memory space, providing flexibility to the
  user.
- · Programming and erase over the full operating voltage range
- Read/Programming/Erase using ISP/IAP
- Any flash program/erase operation in 2 ms
- Parallel programming with industry-standard commercial programmers
- · Programmable security for the code in the Flash for each sector.
- 10,000 minimum erase/program cycles for each byte.
- 10-year minimum data retention.

## ISP & IAP capabilities of the LPC932

## Flash organization

The LPC932 program memory consists of eight 1 KB sectors. Each sector can be further divided into 64-byte pages. In addition to sector erase and page erase, a 64-byte page register is included which allows from 1 to 64 bytes of a given page to be programmed at the same time, substantially reducing overall programming time. An In-Application Programming (IAP) interface is provided to allow the end user's application to erase and reprogram the user code memory. In addition, erasing and reprogramming of user-programmable bytes including UCFG1, the Boot Status Bit, and the Boot Vector is supported. As shipped from the factory, the upper 512 bytes of user code space contains a serial In-System Programming (ISP) routine allowing for the device to be programmed in circuit through the serial port.

## Flash programming and erase

There are three methods of erasing or programming of the Flash memory that may be used. First, the Flash may be programmed or erased in the end-user application by calling low-level routines through a common entry point. Second, the on-chip ISP boot loader may be invoked. This ISP boot loader will, in turn, call low-level routines through the same common entry point that can be used by the end-user application. Third, the Flash may be programmed or erased using the parallel method by using a commercially available EPROM programmer which supports this device. This device does not provide for direct verification of code memory contents. Instead this device provides a 32-bit CRC result on either a sector or a page,.

#### **Boot ROM**

When the microcontroller programs its own Flash memory, all of the low level details are handled by code that is contained in a 256 byte Boot ROM that is separate from the Flash memory. A user program simply calls the common entry point in the Boot ROM with appropriate parameters to accomplish the desired operation. Boot ROM operations include operations such as erase

P89LPC932

sector, erase page, program page, CRC, program security bit, etc. The Boot ROM occupies the program memory space at the top of the address space from FF00 to FFFF hex, thereby not conflicting with the user program memory space.

#### Power-On reset code execution

The LPC932 contains two special Flash elements: the BOOT VECTOR and the Boot Status Bit. Following reset, the LPC932 examines the contents of the Boot Status Bit. If the Boot Status Bit is set to zero, power-up execution starts at location 0000H, which is the normal start address of the user's application code. When the Boot Status Bit is set to a value other than zero, the contents of the Boot Vector is used as the high byte of the execution address and the low byte is set to 00H. The factory default setting is 01EH, corresponds to the address 1E00H for the default ISP boot loader. This boot loader is pre-programmed at the factory into this address space and can be erased by the user. **Users who wish to use this loader should take cautions to avoid erasing the 1KB sector from 1C00H to 1FFFH. Instead, the page erase function can be used to erase the eight 64-byte pages located from 1C00H to 1DFFH. A custom boot loader can be written with the Boot Vector set to the custom boot loader, if desired.** 

#### Hardware activation of the Boot Loader

The boot loader can also be executed by forcing the device into ISP mode during a power-on sequence (see Figure 82). This is accomplished by powering up the device with the reset pin initially held low and holding the pin low for a fixed time after VDD rises to its normal operating value. This is followed by three, and only three, properly timed low-going pulses. Fewer or more than three pulses will result in the device not entering ISP mode. Timing specifications may be found in the datasheet for this device.

This has the same effect as having a non-zero status byte. This allows an application to be built that will normally execute the user code but can be manually forced into ISP operation. If the factory default setting for the Boot Vector (1EH) is changed, it will no longer point to the factory pre-programmed ISP boot loader code. If this happens, the only way it is possible to change the contents of the Boot Vector is through the parallel programming method, provided that the end user application does not contain a customized loader that provides for erasing and reprogramming of the Boot Vector and Boot Status Bit. After programming the Flash, the status byte should be programmed to zero in order to allow execution of the user's application code beginning at address 0000H.



Figure 82: Forcing ISP Mode

## In-System Programming (ISP)

In-System Programming is performed without removing the microcontroller from the system. The In-System Programming facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the LPC932 through the serial port. This firmware is provided by Philips and embedded within each LPC932 device. The Philips In-System Programming facility has made in-circuit programming in an embedded application possible with a minimum of additional expense in components and circuit board area. The ISP function uses five pins. Only a small connector needs to be available to interface your application to an external circuit in order to use this feature.

## **Using the In-System Programming**

The ISP feature allows for a wide range of baud rates to be used in your application, independent of the oscillator frequency. It is also adaptable to a wide range of oscillator frequencies. This is accomplished by measuring the bit-time of a single bit in a received character. This information is then used to program the baud rate in terms of timer counts based on the oscillator fre-

P89LPC932

quency. The ISP feature requires that an initial character (an uppercase U) be sent to the LPC932 to establish the baud rate. The ISP firmware provides auto-echo of received characters. Once baud rate initialization has been performed, the ISP firmware will only accept Intel Hex-type records. Intel Hex records consist of ASCII characters used to represent hexadecimal values and are summarized below:

#### :NNAAAARRDD..DDCC<crlf>

In the Intel Hex record, the "NN" represents the number of data bytes in the record. The LPC932 will accept up to 64 (40H) data bytes. The "AAAA" string represents the address of the first byte in the record. If there are zero bytes in the record, this field is often set to 0000. The "RR" string indicates the record type. A record type of "00" is a data record. A record type of "01" indicates the end-of-file mark. In this application, additional record types will be added to indicate either commands or data for the ISP facility. The maximum number of data bytes in a record is limited to 64 (decimal). ISP commands are summarized in Table 24. As a record is received by the LPC932, the information in the record is stored internally and a checksum calculation is performed. The operation indicated by the record type is not performed until the entire record has been received. Should an error occur in the checksum, the LPC932 will send an "X" out the serial port indicating a checksum error. If the checksum calculation is found to match the checksum in the record, then the command will be executed. In most cases, successful reception of the record will be indicated by transmitting a "." character out the serial port

Table 24: In-System Programming (ISP) hex record formats

| Record type | Command/data function                             |  |  |  |  |  |  |  |
|-------------|---------------------------------------------------|--|--|--|--|--|--|--|
|             | Program User Code Memory Page                     |  |  |  |  |  |  |  |
|             | :nnaaaa00ddddcc                                   |  |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |  |
|             | nn = number of bytes to program                   |  |  |  |  |  |  |  |
| 00          | aaaa = page address                               |  |  |  |  |  |  |  |
|             | dddd = data bytes                                 |  |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |  |
|             | :10000000102030405006070809cc                     |  |  |  |  |  |  |  |
|             | Read Version Id                                   |  |  |  |  |  |  |  |
|             | :00xxxx01cc                                       |  |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |  |
| 01          | xxxx = required field but value is a "don't care" |  |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |  |
|             | :0000001cc                                        |  |  |  |  |  |  |  |

P89LPC932

Table 24: In-System Programming (ISP) hex record formats

| Record type | Command/data function |                                              |                   |  |  |  |  |  |
|-------------|-----------------------|----------------------------------------------|-------------------|--|--|--|--|--|
|             | Miscella              | aneous \                                     | Write Functions   |  |  |  |  |  |
|             | :02xxxx02ssddcc       |                                              |                   |  |  |  |  |  |
|             | Where:                |                                              |                   |  |  |  |  |  |
|             | xxxx                  | = required field but value is a "don't care" |                   |  |  |  |  |  |
|             | ss                    | = subfunction code                           |                   |  |  |  |  |  |
|             | dd                    | = data                                       |                   |  |  |  |  |  |
|             | СС                    | = chec                                       | sksum             |  |  |  |  |  |
|             | Subfun                | ction cod                                    | des:              |  |  |  |  |  |
|             |                       | 00                                           | = UCFG1           |  |  |  |  |  |
|             |                       | 01                                           | = reserved        |  |  |  |  |  |
|             |                       | 02                                           | = Boot Vector     |  |  |  |  |  |
|             |                       | 03                                           | = Status Byte     |  |  |  |  |  |
|             |                       | 04                                           | = reserved        |  |  |  |  |  |
| 02          |                       | 05                                           | = reserved        |  |  |  |  |  |
|             |                       | 06                                           | = reserved        |  |  |  |  |  |
|             |                       | 07                                           | = reserved        |  |  |  |  |  |
|             |                       | 80                                           | = Security Byte 0 |  |  |  |  |  |
|             |                       | 09                                           | = Security Byte 1 |  |  |  |  |  |
|             |                       | 0A                                           | = Security Byte 2 |  |  |  |  |  |
|             |                       | 0B                                           | = Security Byte 3 |  |  |  |  |  |
|             |                       | 0C                                           | = Security Byte 4 |  |  |  |  |  |
|             |                       | 0D                                           | = Security Byte 5 |  |  |  |  |  |
|             |                       | 0E                                           | = Security Byte 6 |  |  |  |  |  |
|             |                       | 0F                                           | = Security Byte 7 |  |  |  |  |  |
|             |                       |                                              |                   |  |  |  |  |  |
|             | Exampl                | le:                                          |                   |  |  |  |  |  |
|             | :020000020347cc       |                                              |                   |  |  |  |  |  |

P89LPC932

Table 24: In-System Programming (ISP) hex record formats

| Record type | Command/data function        |                                         |  |  |  |  |  |  |
|-------------|------------------------------|-----------------------------------------|--|--|--|--|--|--|
|             | Miscellaneous Read Functions |                                         |  |  |  |  |  |  |
|             | :01xxxx03sscc                |                                         |  |  |  |  |  |  |
|             | Where                        |                                         |  |  |  |  |  |  |
|             | xxxx = requ                  | uired field but value is a "don't care" |  |  |  |  |  |  |
|             | ss = sub                     | function code                           |  |  |  |  |  |  |
|             | cc = che                     | cksum                                   |  |  |  |  |  |  |
|             | Subfunction co               | des:                                    |  |  |  |  |  |  |
|             | 00                           | = UCFG1                                 |  |  |  |  |  |  |
|             | 01                           | = reserved                              |  |  |  |  |  |  |
|             | 02                           | = Boot Vector                           |  |  |  |  |  |  |
|             | 03                           | = Status Byte                           |  |  |  |  |  |  |
|             | 04                           | = reserved                              |  |  |  |  |  |  |
|             | 05                           | = reserved                              |  |  |  |  |  |  |
|             | 06                           | = reserved                              |  |  |  |  |  |  |
| 03          | 07                           | = reserved                              |  |  |  |  |  |  |
|             | 08                           | = Security Byte 0                       |  |  |  |  |  |  |
|             | 09                           | = Security Byte 1                       |  |  |  |  |  |  |
|             | 0A                           | = Security Byte 2                       |  |  |  |  |  |  |
|             | 0B                           | = Security Byte 3                       |  |  |  |  |  |  |
|             | 0C                           | = Security Byte 4                       |  |  |  |  |  |  |
|             | 0D                           | = Security Byte 5                       |  |  |  |  |  |  |
|             | 0E                           | = Security Byte 6                       |  |  |  |  |  |  |
|             | 0F                           | = Security Byte 7                       |  |  |  |  |  |  |
|             | 10                           | = Manufacturer Id                       |  |  |  |  |  |  |
|             | 11                           | = Device Id                             |  |  |  |  |  |  |
|             | 12                           | = Derivative Id                         |  |  |  |  |  |  |
|             |                              |                                         |  |  |  |  |  |  |
|             | Example:                     |                                         |  |  |  |  |  |  |
|             | :0100000312cd                |                                         |  |  |  |  |  |  |

P89LPC932

Table 24: In-System Programming (ISP) hex record formats

| Record type | Command/data function                             |  |  |  |  |  |  |
|-------------|---------------------------------------------------|--|--|--|--|--|--|
|             | Erase Sector/Page                                 |  |  |  |  |  |  |
|             | :03xxxx04ssaaaacc                                 |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |
|             | xxxx = required field but value is a "don't care" |  |  |  |  |  |  |
| 04          | aaaa = sector/page address                        |  |  |  |  |  |  |
| 04          | ss = 01 erase sector                              |  |  |  |  |  |  |
|             | = 00 erase page                                   |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |
|             | :03000004010000F8                                 |  |  |  |  |  |  |
|             | Read Sector CRC                                   |  |  |  |  |  |  |
|             | :01xxxx05aacc                                     |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |
| 05          | xxxx = required field but value is a "don't care" |  |  |  |  |  |  |
| 05          | aa = sector address high byte                     |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |
|             | :0100000504F6cc                                   |  |  |  |  |  |  |
|             | Read Global CRC                                   |  |  |  |  |  |  |
|             | :00xxxx06cc                                       |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |
| 06          | xxxx = required field but value is a "don't care" |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |
|             | :0000006FA                                        |  |  |  |  |  |  |
|             | Direct Load of Baud Rate                          |  |  |  |  |  |  |
|             | :02xxxx07HHLLcc                                   |  |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |  |
|             | xxxx = required field but value is a "don't care" |  |  |  |  |  |  |
| 07          | HH = high byte of timer                           |  |  |  |  |  |  |
| 0,          | LL = low byte of timer                            |  |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |  |
|             |                                                   |  |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |  |
|             | :02000007FFFcc                                    |  |  |  |  |  |  |

P89LPC932

Table 24: In-System Programming (ISP) hex record formats

| Record type | Command/data function                             |  |  |  |  |  |
|-------------|---------------------------------------------------|--|--|--|--|--|
|             | Full Chip Erase                                   |  |  |  |  |  |
|             | :00xxxx08cc                                       |  |  |  |  |  |
|             | Where:                                            |  |  |  |  |  |
| 08          | xxxx = required field but value is a "don't care" |  |  |  |  |  |
|             | cc = checksum                                     |  |  |  |  |  |
|             | Example:                                          |  |  |  |  |  |
|             | :00000008cc                                       |  |  |  |  |  |

#### **In-Application Programming method**

Several In-Application Programming (IAP) calls are available for use by an application program to permit selective erasing and programming of Flash sectors, pages, security bits, configuration bytes, and device id. All calls are made through a common interface, PGM\_MTP. The programming functions are selected by setting up the microcontroller's registers before making a call to PGM\_MTP at FF00H. The IAP calls are shown in Table 25.

Table 25: IAP function calls

| IAP function           | IAP call parameters                     |
|------------------------|-----------------------------------------|
|                        | Input parameters:                       |
|                        | ACC = 00h                               |
|                        | R3 = number of bytes to program         |
|                        | R4 = page address (MSB)                 |
| Program User Code Page | R5 = page address (LSB)                 |
|                        | R7 = pointer to data buffer in RAM      |
|                        | Return parameter(s):                    |
|                        | R7 = status                             |
|                        | Carry = set on error, clear on no error |
|                        | Input parameters:                       |
| Read Version Id        | ACC = 01h                               |
| Neau version iu        | Return parameter(s):                    |
|                        | R7 = IAP code version id                |

P89LPC932

Table 25: IAP function calls

| IAP function |         |          | IAP call parameters        |
|--------------|---------|----------|----------------------------|
|              | Input p | arameter | rs:                        |
|              | ACC     | = 02h    |                            |
|              | R5      | = data t | o write                    |
|              | R7      | = regist | er address                 |
|              |         | 00       | = UCFG1                    |
|              |         | 01       | = reserved                 |
|              |         | 02       | = Boot Vector              |
|              |         | 03       | = Status Byte              |
|              |         | 04       | = reserved                 |
|              |         | 05       | = reserved                 |
|              |         | 06       | = reserved                 |
| Misc. Write  |         | 07       | = reserved                 |
|              |         | 80       | = Security Byte 0          |
|              |         | 09       | = Security Byte 1          |
|              |         | 0A       | = Security Byte 2          |
|              |         | 0B       | = Security Byte 3          |
|              |         | 0C       | = Security Byte 4          |
|              |         | 0D       | = Security Byte 5          |
|              |         | 0E       | = Security Byte 6          |
|              |         | 0F       | = Security Byte 7          |
|              | Return  | paramet  | er(s):                     |
|              | R7      | = status | 3                          |
|              | Carry   | = set or | n error, clear on no error |

P89LPC932

**Table 25: IAP function calls** 

| IAP function         | IAP call parameters |                                                |  |  |  |  |
|----------------------|---------------------|------------------------------------------------|--|--|--|--|
|                      | Input p             | parameters:                                    |  |  |  |  |
|                      | ACC                 | = 03h                                          |  |  |  |  |
|                      | R7                  | = register address                             |  |  |  |  |
|                      |                     | 00 = UCFG1                                     |  |  |  |  |
|                      |                     | 01 = reserved                                  |  |  |  |  |
|                      |                     | 02 = Boot Vector                               |  |  |  |  |
|                      |                     | 03 = Status Byte                               |  |  |  |  |
|                      |                     | 04 = reserved                                  |  |  |  |  |
|                      |                     | 05 = reserved                                  |  |  |  |  |
|                      |                     | 06 = reserved                                  |  |  |  |  |
|                      |                     | 07 = reserved                                  |  |  |  |  |
| Misc. Read           |                     | 08 = Security Byte 0                           |  |  |  |  |
|                      |                     | 09 = Security Byte 1                           |  |  |  |  |
|                      |                     | 0A = Security Byte 2                           |  |  |  |  |
|                      |                     | 0B = Security Byte 3                           |  |  |  |  |
|                      |                     | OC = Security Byte 4                           |  |  |  |  |
|                      |                     | 0D = Security Byte 5                           |  |  |  |  |
|                      |                     | 0E = Security Byte 6                           |  |  |  |  |
|                      |                     | 0F = Security Byte 7                           |  |  |  |  |
|                      |                     |                                                |  |  |  |  |
|                      |                     | parameter(s):                                  |  |  |  |  |
|                      | R7                  | = register data if no error, else error status |  |  |  |  |
|                      | Carry               | = set on error, clear on no error              |  |  |  |  |
|                      |                     | parameters:                                    |  |  |  |  |
|                      | ACC                 | = 04h                                          |  |  |  |  |
|                      | R7                  | = 70H (erase page) or 71H (erase sector)       |  |  |  |  |
| France Contact/Power | R4                  | = sector/page address (MSB)                    |  |  |  |  |
| Erase Sector/Page    | R5                  | =sector/page address (LSB)                     |  |  |  |  |
|                      |                     | parameter(s):                                  |  |  |  |  |
|                      | R7                  | = status                                       |  |  |  |  |
|                      | Carry               | = set on error, clear on no error              |  |  |  |  |
|                      |                     |                                                |  |  |  |  |

P89LPC932

Table 25: IAP function calls

| IAP function    | IAP call parameters                     |  |  |  |  |
|-----------------|-----------------------------------------|--|--|--|--|
|                 | Input parameters:                       |  |  |  |  |
|                 | ACC = 05h                               |  |  |  |  |
|                 | R7 = sector address                     |  |  |  |  |
|                 | Return parameter(s):                    |  |  |  |  |
| Read Sector CRC | R4 = CRC bits 31:24                     |  |  |  |  |
| Read Sector CRC | R5 = CRC bits 23:16                     |  |  |  |  |
|                 | R6 = CRC bits 15:8                      |  |  |  |  |
|                 | R7 = CRC bits 7:0 (if no error)         |  |  |  |  |
|                 | R7 = error status (if error)            |  |  |  |  |
|                 | Carry = set on error, clear on no error |  |  |  |  |
|                 | Input parameters:                       |  |  |  |  |
|                 | ACC = 06h                               |  |  |  |  |
|                 | Return parameter(s):                    |  |  |  |  |
|                 | R4 = CRC bits 31:24                     |  |  |  |  |
| Read Global CRC | R5 = CRC bits 23:16                     |  |  |  |  |
|                 | R6 = CRC bits 15:8                      |  |  |  |  |
|                 | R7 = CRC bits 7:0 (if no error)         |  |  |  |  |
|                 | R7 = error status (if error)            |  |  |  |  |
|                 | Carry = set on error, clear on no error |  |  |  |  |
|                 | Input parameters:                       |  |  |  |  |
|                 | ACC = 07h                               |  |  |  |  |
| Read User Code  | R4 = address (MSB)                      |  |  |  |  |
| Nead Oser Code  | R5 = address (LSB)                      |  |  |  |  |
|                 | Return parameter(s):                    |  |  |  |  |
|                 | R7 = data                               |  |  |  |  |

P89LPC932

# User configuration bytes

A number of user-configurable features of the LPC932 must be defined at power-up and therefore cannot be set by the program after start of execution. These features are configured through the use of an Flash byte UCFG1 shown in Figure 83.

| UCFG1                         |                                   | 7                                          | 6                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5           | 4            | 3           | 2            | 1          | 0                                        |  |
|-------------------------------|-----------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|-------------|--------------|------------|------------------------------------------|--|
| Address: xxx                  | αh                                | WDTE                                       | RPE                                                                                                                                                                                                                                                                                                                                                                                                                                            | BOE         | WDSE         | -           | FOSC2        | FOSC1      | FOSC0                                    |  |
| Unprogramm                    | ned value: 63h                    |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |              |             |              |            |                                          |  |
| BIT                           | SYMBOL                            | FUNCTION                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |              |             |              |            |                                          |  |
| UCFG1.7                       | WDTE                              |                                            | Watchdog timer enable. When set =1, enables the watchdog timer. The timer may still be used to generate an interrupt. Refer to Table 22 for details.                                                                                                                                                                                                                                                                                           |             |              |             |              |            |                                          |  |
| UCFG1.6                       | RPE                               | may be used a overriden and function as de | Reset pin enable. When set =1, enables the reset function of pin P1.5. When cleared, P1 may be used as an input pin. NOTE: During a power-up sequence, the RPE selection overriden and this pin will always functions as a reset input. After power-up the pin wil function as defined by the RPE bit. Only a power-up reset will temporarily override the selection defined by RPE bit. Other sources of reset will not override the RPE bit. |             |              |             |              |            | E selection in the pin will override the |  |
| UCFG1.5                       | BOE                               | Brownout Det                               | Brownout Detect Enable (see section "Brownout Detection").                                                                                                                                                                                                                                                                                                                                                                                     |             |              |             |              |            |                                          |  |
| UCFG1.4                       | WDSE                              | Watchdog Sat                               | ety Enabl                                                                                                                                                                                                                                                                                                                                                                                                                                      | e bit. Refe | r to Table 2 | 22 for deta | ails.        |            |                                          |  |
| UCFG1.3                       | -                                 | Reserved (sho                              | Reserved (should remain unprogrammed at zero).                                                                                                                                                                                                                                                                                                                                                                                                 |             |              |             |              |            |                                          |  |
| UCFG1.2-0                     | FOSC2-FSOC0                       | CPU oscillator Combinations future use.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |              |             |              |            |                                          |  |
|                               | FOSC2-FOSC0                       | Oscillator Con                             | figuration                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |              |             |              |            |                                          |  |
|                               | 1 1 1                             | External clock                             | input on 2                                                                                                                                                                                                                                                                                                                                                                                                                                     | XTAL1.      |              |             |              |            |                                          |  |
|                               | 1 0 0                             | Watchdog Os                                | cillator, 40                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 kHz (+2   | 0/ -30% tol  | erance).    |              |            |                                          |  |
|                               | 0 1 1                             | Internal RC os                             | scillator, 7                                                                                                                                                                                                                                                                                                                                                                                                                                   | 373 MHz     | ±2.5%.       |             |              |            |                                          |  |
|                               | 0 1 0                             | Low frequency                              | y crystal, 2                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20 kHz to   | 100 kHz.     |             |              |            |                                          |  |
|                               | 0 0 1                             | Medium frequ                               | ency cryst                                                                                                                                                                                                                                                                                                                                                                                                                                     | al or reso  | nator, 100 l | kHz to 4 N  | ИHz.         |            |                                          |  |
|                               | 0 0 0                             | High frequenc                              | y crystal c                                                                                                                                                                                                                                                                                                                                                                                                                                    | r resonato  | or, 4 MHz to | o 12 MHz    |              |            |                                          |  |
| Factory defa<br>internal RC o | ult value for UCFG1<br>oscillator | is set for watch                           | ndog disab                                                                                                                                                                                                                                                                                                                                                                                                                                     | oled, reset | pin enable   | d, browno   | out detect e | enabled, a | nd using the                             |  |

Figure 83: Flash User Configuration Byte 1 (UCFG1)

P89LPC932

# **User security bytes**

There are eight user sector Security Bytes (SEC0, ..., SEC7), each corresponding to one sector and having the following bit assignments:

| SECx         |                | 7                                                                                                                                                                                                                                                                                                                | 6                                                                                                                                                                                           | 5 | 4 | 3 | 2 | 1        | 0 |  |
|--------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|----------|---|--|
| Address: xxx | xh             | GEDISX SPEDISX MOVCD                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                             |   |   |   |   | MOVCDISx |   |  |
| Unprogramm   | ned value: 00h |                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                             |   |   |   |   |          |   |  |
| BIT          | SYMBOL         | FUNCTION                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                             |   |   |   |   |          |   |  |
| SECx.7-3     | -              | Reserved (sh                                                                                                                                                                                                                                                                                                     | Reserved (should remain unprogrammed at zero).                                                                                                                                              |   |   |   |   |          |   |  |
| SECx.2       | GEDISx         | Disables ISP/IAP global erase for sector x. This bit and sector x is erased when a 'global' erase command is issued from the programmer interface. This bit and sector x CANNOT be erased in ISP or IAP modes. To erase these the device must be removed from the application and put in a parallel programmer.s |                                                                                                                                                                                             |   |   |   |   |          |   |  |
| SECx.1       | SPEDISx        |                                                                                                                                                                                                                                                                                                                  | Disables program and erase of all or part of sector x. This bit and sector x are erased when a 'global' erase command is issued in ISP/IAP mode, or from the parallel programmer interface. |   |   |   |   |          |   |  |
| SECx.0       | MOVCDISx       | Disables the MOVC command for sector x. Any MOVC that attempts to read a byte in a MOVC protected sector will return invalid data. This bit can only be erased when sector x is erased.                                                                                                                          |                                                                                                                                                                                             |   |   |   |   |          |   |  |

Figure 84: User sector Security Bytes (SEC0, ..., SEC7)

#### **Boot Vector**

| BOOTVEC        |            |          | 7                                                                                                                                                                                                                                                                                        | 6 | 5 | 4      | 3      | 2      | 1      | 0      |
|----------------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|--------|--------|--------|--------|
| Address: xxxxh |            |          | -                                                                                                                                                                                                                                                                                        | - | - | BOOTV4 | BOOTV3 | BOOTV2 | BOOTV1 | BOOTV0 |
| Unprogrammed   | value: 00h | EI       | INCTION                                                                                                                                                                                                                                                                                  |   |   |        |        |        |        |        |
| BOOTVEC.7-5    | -          |          | FUNCTION  Reserved (should remain unprogrammed at zero)                                                                                                                                                                                                                                  |   |   |        |        |        |        |        |
| BOOTVEC.4-0    | -          | Bo<br>ex | Reserved (should remain unprogrammed at zero).  Boot Vector. If the Boot Vector is selected as the reset address, the LPC932 will start execution at an address comprised of 00H in the lower eight bits and this BOOTVEC as the upper bits after a reset. (See section "Reset vector"). |   |   |        |        |        |        |        |

Figure 85: Boot Vector (BOOTVEC)

P89LPC932

#### **Boot Status**

| BOOTSTAT                |        | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0   |  |
|-------------------------|--------|----------|---|---|---|---|---|---|-----|--|
| Address: xxxxl          | 1      | -        | - | - | - | - | - | - | BSB |  |
| Unprogrammed value: 00h |        |          |   |   |   |   |   |   |     |  |
| ВІТ                     | SYMBOL | FUNCTION |   |   |   |   |   |   |     |  |

BOOTSTAT.7-1 - Reserved (should remain unprogrammed at zero).

BOOTSTAT.0 BSB Boot Status Bit. If programmed to '1', the LPC932 w

Boot Status Bit. If programmed to '1', the LPC932 will always start execution at an address comprised of 00H in the lower eight bits and BOOTVEC as the upper bits after a reset. (See section "Reset vector").

Figure 86: Boot Status (BOOTSTAT)

P89LPC932

# **INDEX**

### A

```
Analog comparators 30, 92
configuration 92
configuration example 94
enabling 92
internal reference voltage 93
interrupt 93
power reduction modes 93, 94
Analog comparators and power reduction 30
```

#### В

```
Block diagram 11
Brownout detection 32
enabling and disabling 32
operating range 32
options 32
rise and fall times of Vdd 32
```

#### $\mathbf{C}$

```
Capture Compare Unit 46
   basic timer operation 46
   clock prescaling 46
   input capture 49
   interrupt structure 54
   output compare 48
   output compare pin behavior 52
   PLL operation 53
   PWM
      alternating output mode 52
      asymmetrical operation 50
      halt 53
      operation 50
      register update synchronization 52
      symmetrical operation 50
CaptureCompare Unit 46
Clock
   CPU clock 20
```

P89LPC932

CPU divider (DIVM) 22 definitions 20 external input option 21 output 20 PCLK 20 RCCLK 20 wakeup delay 22

# $\mathbf{D}$

# Data EEPROM block fill 105 byte mode 104 hardware reset 105 multiple writes to the DEEDAT register 105 reading 104 row fill 105 sequence of writes to DEECON and DEEDAT registers 105 writing 105 Dual Data Pointers 102

#### $\mathbf{E}$

EEPROM 104

#### $\mathbf{F}$

```
FLASH 106

Boot Status 118

Boot Vector 117

Bootrom 106

features 106

hardware activation of the boot loader 107
in-application programming (IAP) 112
ISP 107
ISP & IAP capabilities 106
organization 106
power-on reset code execution 107
programming and erasure 106
```

P89LPC932

I

```
I2C serial interface
   clock rate selection for common frequencies 71
   master receiver mode 73
   master receiver states 78
   master transmitter mode 72
   master transmitter states 77
   slave receiver mode 74
   slave receiver states 79
Interrupts 25
   arbitration ranking 25
   edge-triggered 26
   external input pin glitch suppression 26
   external inputs 26
   keypad 26
   priority structure 25
K
Keypad interrupt (KBI) 95
L
Low power (LPEP) 23
\mathbf{M}
Memory
   Code 24
   Data 24
   IDATA 24
   organization 23
   XDATA 24
\mathbf{0}
```

Oscillator
high speed option 20
low speed option 20
meduim speed option 20

P89LPC932

```
RC option 21 watchdog (WDT) option 21
```

### P

```
Pin
   configuration
      28-pin PLCC package 9
      28-pin TSSOP package 9
   descriptions 12
Ports
   additional features 31
   I/O 28
   input only configuration 30
   open drain output configuration 29
   Port 0 12
   Port 0 analog functions 30
   Port 1 12
   Port 2 13
   Port 3 14
   push-pull output configuration 30
   quasi-bidirectional output configuration 28
Power monitoring functions 32
Power reduction modes 33
   normal mode 33
   power down mode (partial) 33
Power-down mode (total) 33
Power-on detection 32
```

# $\mathbf{R}$

```
Real time clock 43
clock sources 44
interrupt/wake up 44
Reset 36
enabling the external reset input pin 36, 116
software reset 102
sources 36
UART break-detect, ISP entry 37
```

P89LPC932

 $\mathbf{S}$ 

```
Serial Peripheral Interface (SPI) 84
SFR
   AUXR1 102
   BRGCON 59
   CCCRx 49
   CMPn 92
   DEECON 104
   I2ADR 69
   I2CON 70
   I2DAT 69
   I2SCLH 71
   I2SCLL 71
   I2STAT 71
   KBCON 95
   KBMASK 96
   KBPATN 95
   PCON 34
   PCONA 35
   PT0AD 30
   RSTSRC 37
   RTCCON 45
   SCON 60
   SPCTL 85
   SPDAT 86
   SPSTAT 86
   SSTAT 61
   TAMOD 39
   TCON 40
   TCR20 48
   TCR21 53
   TICR2 57
   TIFR2 56
   TISE2 55
   TMOD 38
   TPCR2H 47
   TPCR2L 47
   TRIM 19, 20, 21
   UCFG1 116
   WDCON 99
Special Function Registers (SFRs), table of 15
SPI
   additional considerations for the master 88
   additional considerations for the slave 88
```

P89LPC932

clock prescalar select 91 configurations 86 configuring 87 data mode 89 mode change on SS 88 write collision 89

#### $\mathbf{T}$

Timer/counters 38
mode 0 39
mode 1 39
mode 2 (8-bit auto reload) 39
mode 3 (seperates TL0 & TH0) 40
mode 6 (8-bit PWM) 40
toggle output 42

#### $\mathbf{U}$

#### **UART 58**

automatic address recognition 66 baud rate generator 58 BRGR1 and BRGR0, updating 59 double buffering in 9-bit mode 65 double buffering in different modes 64 framing error 60, 63 mode 0 61 mode 0 (shift register) 58 mode 1 62 mode 1 (8-bit variable baud rate) 58 mode 2 63 mode 2 (9-bit fixed baud rate) 58 mode 3 63 mode 3 (9-bit variable baud rate) 58 multiprocessor communications 66 SFR locations. 58 status register 61 transmit interrupts with double buffering enabled (modes 1, 2 and 3) 64 User Configuration Byte (UCFG1) 116, 117

P89LPC932

 $\mathbf{W}$ 

Watchdog timer 97
switching of watchdog clock source 101
timer mode 101
watchdog function 97
watchdog timeout values 100
WDCLK = 0 and CPU power down 101

P89LPC932

Fax: +31 40 27 24825

#### **DISCLAIMERS**

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **LICENCES**

#### Purchase of Philips I<sup>2</sup>C components



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### CONTACT INFORMATION

For additional information, please visit <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>.
For sales office addresses, send e-mail to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a>.

© Koninklijke Philips Electronics N.V. 2002. Printed in the U.S.A

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 2002 Nov 22

