

## **VNS3NV04DP-E**

# OMNIFET II fully autoprotected Power MOSFET

#### **Features**

| Max on-state resistance (per ch.) | R <sub>ON</sub>    | 120 mΩ |
|-----------------------------------|--------------------|--------|
| Current limitation (typ)          | I <sub>LIMH</sub>  | 3.5 A  |
| Drain-source clamp voltage        | V <sub>CLAMP</sub> | 40 V   |

- ECOPACK®: lead free and RoHS compliant
- Automotive Grade: compliance with AEC guidelines
- Linear current limitation
- Thermal shutdown
- Short circuit protection
- Integrated clamp
- Low current drawn from input pin
- Diagnostic feedback through input pin
- ESD protection
- Direct access to the gate of the Power MOSFET (analog driving)
- Compatible with standard Power MOSFET



#### **Description**

The VNS3NV04DP-E device is made up of two monolithic chips (OMNIFET II) housed in a standard SO-8 package. The OMNIFET II is designed using STMicroelectronics™ VIPower™ M0-3 technology and is intended for replacement of standard Power MOSFETs in up to 50 kHz DC applications.

Built-in thermal shutdown, linear current limitation and overvoltage clamp protect the chip in harsh environments.

Fault feedback can be detected by monitoring voltage at the input pin

Table 1. Device summary

| Package | Order codes  |                |  |  |
|---------|--------------|----------------|--|--|
|         | Tube         | Tape and reel  |  |  |
| SO-8    | VNS3NV04DP-E | VNS3NV04DPTR-E |  |  |

Contents VNS3NV04DP-E

## **Contents**

| 1 | Bloc | k diagram and pin description                |
|---|------|----------------------------------------------|
| 2 | Elec | trical specifications 6                      |
|   | 2.1  | Absolute maximum ratings 6                   |
|   | 2.2  | Thermal data 7                               |
|   | 2.3  | Electrical characteristics                   |
|   | 2.4  | Electrical characteristics curves            |
| 3 | Prot | ection features16                            |
|   | 3.1  | Overvoltage clamp protection                 |
|   | 3.2  | Linear current limiter circuit               |
|   | 3.3  | Overtemperature and short circuit protection |
|   | 3.4  | Status feedback                              |
| 4 | Pacl | kage and packing information                 |
|   | 4.1  | ECOPACK® packages 17                         |
|   | 4.2  | SO-8 mechanical data 17                      |
|   | 4.3  | SO-8 packing information                     |
| 5 | Revi | sion history 20                              |

VNS3NV04DP-E List of tables

# List of tables

| Table 1.  | Device summary            | 1 |
|-----------|---------------------------|---|
| Table 2.  | Absolute maximum ratings  | 3 |
| Table 3.  | Thermal data              | 7 |
| Table 4.  | Off                       | 7 |
| Table 5.  | On                        | 7 |
| Table 6.  | Dynamic                   |   |
| Table 7.  | Switching                 | 3 |
| Table 8.  | Source drain diode        | 3 |
| Table 9.  | Protections               | 3 |
| Table 10. | SO-8 mechanical data      | 7 |
| Table 11. | Document revision history | ) |

List of figures VNS3NV04DP-E

# List of figures

| Figure 1.  | Block diagram                                               | . 5 |
|------------|-------------------------------------------------------------|-----|
| Figure 2.  | Configuration diagram (top view)                            | . 5 |
| Figure 3.  | Current and voltage conventions                             | . 6 |
| Figure 4.  | Switching time test circuit for resistive load              | . 9 |
| Figure 5.  | Test circuit for diode recovery times                       | . 9 |
| Figure 6.  | Unclamped inductive load test circuits                      | 10  |
| Figure 7.  | Input charge test circuit                                   | 10  |
| Figure 8.  | Unclamped inductive waveforms                               | 11  |
| Figure 9.  | Source-drain diode forward characteristics                  | 12  |
| Figure 10. | Static drain-source on resistance                           | 12  |
| Figure 11. | Derating curve                                              |     |
| Figure 12. | Static drain-source on resistance vs input voltage (part 1) | 12  |
| Figure 13. | Static drain-source on resistance vs input voltage (part 2) | 12  |
| Figure 14. | Transconductance                                            | 12  |
| Figure 15. | Static drain-source on resistance vs Id                     | 13  |
| Figure 16. | Transfer characteristics                                    | 13  |
| Figure 17. | Turn-on current slope (part 1)                              | 13  |
| Figure 18. | Turn-on current slope (part 2)                              |     |
| Figure 19. | Input voltage vs input charge                               | 13  |
| Figure 20. | Turn-off drain source voltage slope (part 1)                | 13  |
| Figure 21. | Turn-off drain-source voltage slope (part 2)                | 14  |
| Figure 22. | Capacitance variations                                      | 14  |
| Figure 23. | Switching time resistive load (part 1)                      |     |
| Figure 24. | Switching time resistive load (part 1)                      | 14  |
| Figure 25. | Output characteristics                                      | 14  |
| Figure 26. | Normalized on resistance vs temperature                     | 14  |
| Figure 27. | Normalized input threshold voltage vs temperature           | 15  |
| Figure 28. | Normalized current limit vs junction temperature            | 15  |
| Figure 29. | Step response current limit                                 |     |
| Figure 30. | SO-8 package dimension                                      | 18  |
| Figure 31. | SO-8 tube shipment (no suffix)                              | 19  |
| Figure 32. | Tape and reel shipment (suffix "TR")                        | 19  |

# 1 Block diagram and pin description

Figure 1. Block diagram



Figure 2. Configuration diagram (top view)



## 2 Electrical specifications

Figure 3. Current and voltage conventions



#### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to Absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality document.

Table 2. Absolute maximum ratings

| Symbol               | Parameter                                                                   | Value              | Unit |
|----------------------|-----------------------------------------------------------------------------|--------------------|------|
| $V_{DSn}$            | Drain-Source Voltage (V <sub>INn</sub> = 0 V)                               | Internally clamped | V    |
| V <sub>INn</sub>     | Input voltage                                                               | Internally clamped | V    |
| I <sub>INn</sub>     | Input current                                                               | +/- 20             | mA   |
| R <sub>IN MINn</sub> | Minimum input series impedance                                              | 220                | Ω    |
| I <sub>Dn</sub>      | Drain current                                                               | Internally limited | Α    |
| I <sub>Rn</sub>      | Reverse DC output current                                                   | -5.5               | Α    |
| V <sub>ESD1</sub>    | Electrostatic discharge (R = 1.5 KΩ, C = 100 pF)                            | 4000               | V    |
| V <sub>ESD2</sub>    | Electrostatic discharge on output pins only (R = 330 $\Omega$ , C = 150 pF) | 16500              | V    |
| P <sub>tot</sub>     | Total dissipation at T <sub>c</sub> = 25 °C                                 | 4                  | Ω    |
| T <sub>j</sub>       | Operating junction temperature                                              | Internally limited | °C   |
| T <sub>c</sub>       | Case operating temperature                                                  | Internally limited | °C   |
| T <sub>stg</sub>     | Storage temperature                                                         | -55 to 150         | °C   |

#### 2.2 Thermal data

Table 3. Thermal data

| Symbol                | Parameter                                      | Max value         | Unit |
|-----------------------|------------------------------------------------|-------------------|------|
| R <sub>thj-lead</sub> | Thermal resistance junction-lead (per channel) | 30                | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient            | 80 <sup>(1)</sup> | °C/W |

When mounted on a standard single-sided FR4 board with 50mm<sup>2</sup> of Cu (at least 35 μm thick) connected to all DRAIN pins of the relative channel

#### 2.3 Electrical characteristics

Values specified in this section are for -40  $^{\circ}C$  <  $T_{j}$  < 150  $^{\circ}C$ , unless otherwise stated.

Table 4. Off

| Symbol             | Parameter                                | Test conditions                                                    | Min | Тур | Max  | Unit |
|--------------------|------------------------------------------|--------------------------------------------------------------------|-----|-----|------|------|
| V <sub>CLAMP</sub> | Drain-source clamp voltage               | V <sub>IN</sub> = 0 V; I <sub>D</sub> = 1.5 A                      | 40  | 45  | 55   | V    |
| V <sub>CLTH</sub>  | Drain-source clamp threshold voltage     | V <sub>IN</sub> = 0 V; I <sub>D</sub> = 2 mA                       | 36  |     |      | V    |
| V <sub>INTH</sub>  | Input threshold voltage                  | $V_{DS} = V_{IN}; I_D = 1 \text{ mA}$                              | 0.5 |     | 2.5  | V    |
| I <sub>ISS</sub>   | Supply current from input pin            | V <sub>DS</sub> = 0 V; V <sub>IN</sub> = 5 V                       |     | 100 | 150  | μΑ   |
| V                  | Input-source clamp                       | I <sub>IN</sub> = 1 mA                                             | 6   | 6.8 | 8    | ٧    |
| V <sub>INCL</sub>  | voltage                                  | I <sub>IN</sub> = -1 mA                                            | -1  |     | -0.3 | ٧    |
|                    | Zero input voltage                       | $V_{DS} = 13 \text{ V}; V_{IN} = 0 \text{ V}; T_j = 25 \text{ °C}$ |     |     | 30   | μΑ   |
| I <sub>DSS</sub>   | drain current<br>(V <sub>IN</sub> = 0 V) | V <sub>DS</sub> = 25 V; V <sub>IN</sub> = 0 V                      |     |     | 75   | μΑ   |

Table 5. On

| Symbol              | Parameter              | Test conditions                                                        | Min | Тур | Max | Unit |
|---------------------|------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>DS(on)</sub> | Static drain-source on | $V_{IN} = 5 \text{ V}; I_D = 1.5 \text{ A}; T_j = 25 ^{\circ}\text{C}$ | _   | _   | 120 | mΩ   |
|                     | resistance             | V <sub>IN</sub> = 5 V; I <sub>D</sub> = 1.5 A                          | _   | _   | 240 | mΩ   |

 $T_i = 25$  °C, unless otherwise specified

Table 6. Dynamic

| Symbol           | Parameter                | Test conditions                                                  | Min | Тур | Max | Unit |
|------------------|--------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| 9fs (1)          | Forward transconductance | V <sub>DD</sub> = 13 V; I <sub>D</sub> = 1.5 A                   | _   | 5.0 |     | S    |
| C <sub>OSS</sub> | Output capacitance       | $V_{DS} = 13 \text{ V}; f = 1 \text{ MHz}; V_{IN} = 0 \text{ V}$ | _   | 150 | 1   | pF   |

Table 7. Switching

| Symbol                | Parameter             | Test conditions                                                                                                                                               | Min | Тур  | Max  | Unit |
|-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| t <sub>d(on)</sub>    | Turn-on delay time    |                                                                                                                                                               |     | 90   | 300  | ns   |
| t <sub>r</sub>        | Rise time             | $V_{DD} = 15 \text{ V}; I_{D} = 1.5 \text{ A};$<br>$V_{gen} = 5 \text{ V}; R_{gen} = R_{IN}$<br>$MIN = 220 \Omega \text{ (see Figure 4)}$                     |     | 250  | 750  | ns   |
| t <sub>d(off)</sub>   | Turn-off delay time   |                                                                                                                                                               |     | 450  | 1350 | ns   |
| t <sub>f</sub>        | Fall time             |                                                                                                                                                               |     | 250  | 750  | ns   |
| t <sub>d(on)</sub>    | Turn-on delay time    |                                                                                                                                                               |     | 0.45 | 1.35 | μs   |
| t <sub>r</sub>        | Rise time             | $V_{DD} = 15 \text{ V; } I_{D} = 1.5 \text{ A;}$<br>$V_{gen} = 5 \text{ V; } R_{gen} = 2.2 \text{ K}\Omega$<br>(see <i>Figure 4</i> )                         |     | 2.5  | 7.5  | μs   |
| t <sub>d(off)</sub>   | Turn-off delay time   |                                                                                                                                                               |     | 3.3  | 10.0 | μs   |
| t <sub>f</sub>        | Fall time             |                                                                                                                                                               |     | 2.0  | 6.0  | μs   |
| (dl/dt) <sub>on</sub> | Turn-on current slope | $\begin{aligned} V_{DD} &= 15 \text{ V}; \text{ I}_D = 1.5 \text{ A}; \\ V_{gen} &= 5 \text{ V}; \\ R_{gen} &= R_{IN \text{ MIN}} = 220 \Omega \end{aligned}$ |     | 4.7  |      | A/µs |
| Qi                    | Total input charge    | $V_{DD} = 12 \text{ V}; I_D = 1.5 \text{ A}; V_{IN} = 5 \text{ V}; I_{gen} = 2.13 \text{ mA (see Figure 7)}$                                                  |     | 8.5  |      | nC   |

Table 8. Source drain diode

| Symbol                         | Parameter                | Test conditions                                                                                                          | Min | Тур | Max | Unit |
|--------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 1.5 A; V <sub>IN</sub> = 0 V                                                                           |     | 0.8 |     | V    |
| t <sub>rr</sub>                | Reverse recovery time    |                                                                                                                          |     | 107 |     | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  | $I_{SD} = 1.5 \text{ A}$ ; dI/dt = 12 A/ $\mu$ s;<br>$V_{DD} = 30 \text{ V}$ ; L = 200 $\mu$ H<br>(see <i>Figure 5</i> ) |     | 37  |     | μC   |
| I <sub>RRM</sub>               | Reverse recovery current |                                                                                                                          |     | 0.7 |     | Α    |

<sup>1.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

-40 °C <  $T_j$  < 150 °C, unless otherwise specified

Table 9. Protections

| Symbol            | Parameter                     | Test conditions                                                                                                                                            | Min | Тур | Max | Unit |
|-------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>lim</sub>  | Drain current limit           | V <sub>IN</sub> = 5 V; V <sub>DS</sub> = 13 V                                                                                                              | 3.5 | 5   | 7   | Α    |
| t <sub>dlim</sub> | Step response current limit   | V <sub>IN</sub> = 5 V; V <sub>DS</sub> = 13 V                                                                                                              |     | 10  |     | μs   |
| T <sub>jsh</sub>  | Overtemperature shutdown      |                                                                                                                                                            | 150 | 175 | 200 | °C   |
| T <sub>jrs</sub>  | Overtemperature reset         |                                                                                                                                                            | 135 |     |     | °C   |
| I <sub>gf</sub>   | Fault sink current            | $V_{IN} = 5 \text{ V}; V_{DS} = 13 \text{ V}; T_j = T_{jsh}$                                                                                               | 10  | 15  | 20  | mA   |
| E <sub>as</sub>   | Single pulse avalanche energy | Starting $T_j$ = 25 °C; $V_{DD}$ = 24 V; $V_{IN}$ = 5 V; $R_{gen}$ = $R_{IN\ MIN}$ = 220 $\Omega$ ; $L$ = 24 mH (see <i>Figure 6</i> and <i>Figure 8</i> ) | 100 |     |     | mJ   |



Figure 4. Switching time test circuit for resistive load





Figure 6. Unclamped inductive load test circuits



Figure 7. Input charge test circuit





Figure 8. Unclamped inductive waveforms

#### 2.4 Electrical characteristics curves

Figure 9. Source-drain diode forward Figure 10. Static drain-source on characteristics resistance



Rds(on) (mohms)

1000
900
800
700
600
500
400
100
0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 0.55 Id(A)

Figure 11. Derating curve

Figure 12. Static drain-source on resistance vs input voltage (part 1)





Figure 13. Static drain-source on resistance vs input voltage (part 2)

Figure 14. Transconductance





4

Figure 15. Static drain-source on resistance vs ld

Figure 16. Transfer characteristics





Figure 17. Turn-on current slope (part 1) Figure 18. Turn-on current slope (part 2)





Figure 19. Input voltage vs input charge Figure 20. Turn-off drain source voltage slope (part 1)





Figure 21. Turn-off drain-source voltage Figure 22. Capacitance variations slope (part 2)



Figure 23. Switching time resistive load Figure 24. Switching time resistive load (part 1) (part 1)



Figure 25. Output characteristics

Figure 26. Normalized on resistance vs temperature



14/21 Doc ID 018529 Rev 2

Figure 27. Normalized input threshold voltage vs temperature

Figure 28. Normalized current limit vs junction temperature





Figure 29. Step response current limit



Protection features VNS3NV04DP-E

#### 3 Protection features

During normal operation, the INPUT pin is electrically connected to the gate of the internal power MOSFET through a low impedance path.

The device then behaves like a standard power MOSFET and can be used as a switch from DC up to 50 KHz. The only difference from the user's standpoint is that a small DC current  $I_{ISS}$  (typ. 100  $\mu$ A) flows into the INPUT pin in order to supply the internal circuitry.

The following sections describe the device features.

#### 3.1 Overvoltage clamp protection

Internally set at 45 V, along with the rugged avalanche characteristics of the Power MOSFET stage give this device unrivalled ruggedness and energy handling capability. This feature is mainly important when driving inductive loads.

#### 3.2 Linear current limiter circuit

Limits the drain current  $I_D$  to  $I_{lim}$  whatever the INPUT pin voltages. When the current limiter is active, the device operates in the linear region, so power dissipation may exceed the capability of the heatsink. Both case and junction temperatures increase, and if this phase lasts long enough, junction temperature may reach the overtemperature threshold  $T_{ish}$ .

#### 3.3 Overtemperature and short circuit protection

These are based on sensing the chip temperature and are not dependent on the input voltage. The location of the sensing element on the chip in the power stage area ensures fast, accurate detection of the junction temperature. Overtemperature cutout occurs in the range 150 to 190 °C, a typical value being 170 °C. The device is automatically restarted when the chip temperature falls of about 15 °C below shutdown temperature.

#### 3.4 Status feedback

In the case of an overtemperature fault condition  $(T_j > T_{jsh})$ , the device tries to sink a diagnostic current  $I_{gf}$  through the INPUT pin in order to indicate fault condition. If driven from a low impedance source, this current may be used in order to warn the control circuit of a device shutdown. If the drive impedance is high enough so that the INPUT pin driver is not able to supply the current  $I_{gf}$ , the INPUT pin falls to 0 V. This however not affects the device operation: no requirement is put on the current capability of the INPUT pin driver except to be able to supply the normal operation drive current  $I_{ISS}$ .

Additional features of this device are ESD protection according to the Human Body model and the ability to be driven from a TTL Logic circuit.

# 4 Package and packing information

# 4.1 ECOPACK® packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark.

#### 4.2 SO-8 mechanical data

Table 10. SO-8 mechanical data

| Dim               | mm   |      |      |  |  |
|-------------------|------|------|------|--|--|
| Dim.              | Min. | Тур. | Max. |  |  |
| A                 |      |      | 1.75 |  |  |
| A1                | 0.10 |      | 0.25 |  |  |
| A2                | 1.25 |      |      |  |  |
| b                 | 0.28 |      | 0.48 |  |  |
| С                 | 0.17 |      | 0.23 |  |  |
| D <sup>(1)</sup>  | 4.80 | 4.90 | 5.00 |  |  |
| E                 | 5.80 | 6.00 | 6.20 |  |  |
| E1 <sup>(2)</sup> | 3.80 | 3.90 | 4.00 |  |  |
| е                 |      | 1.27 |      |  |  |
| h                 | 0.25 |      | 0.50 |  |  |
| L                 | 0.40 |      | 1.27 |  |  |
| L1                |      | 1.04 |      |  |  |
| k                 | 0°   |      | 8°   |  |  |
| ccc               |      |      | 0.10 |  |  |

Dimension "D" does not include mold Flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm in total (both side).

<sup>2.</sup> Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

SEATING PLANE

C

C

OO16023 D

Figure 30. SO-8 package dimension

#### 4.3 SO-8 packing information

Figure 31. SO-8 tube shipment (no suffix)



Figure 32. Tape and reel shipment (suffix "TR")



Revision history VNS3NV04DP-E

# 5 Revision history

Table 11. Document revision history

| Date        | Revision | Changes            |
|-------------|----------|--------------------|
| 09-Mar-2011 | 1        | Initial release.   |
| 18-Sep-2013 | 2        | Updated Disclaimer |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

