# Pipelining The Datapath

Part 1

# Adding in Paralellism to the Datapath

- Analogies: Laundry (Wash, Dry, Fold, Put-Away)
  - OR: Car Manufacturer Assembly Line:

Do We really need to wait for One Instruction to Finish Before We Start a New Instruction.

If we are to start a new instruction Right Behind the Existing Instruction: What changes If Any do we need to add to the Datapath.....

### **Pipelining**

- Readings: Chapter 4, sections 4.5–4.9
- Idea: increase parallelism by overlapping execution of multiple instructions
- Analogy: laundry (wash/dry/fold/put-away)
- Analogy: industrial assembly line

# Car Assembly Line: 5 stages

Final Automobile



Paint and Finishing

Interior Parts Added Doors Added

**New Roof** 

**New Tires** 

l'ires

Base

Body

**Automobile** 

Five Stage Car Assembly Line

# Car Assembly Line: Begin with One Car



Car A moves on in Assembly Line: New Car Begins assembly right behind it



# Car Assembly Line: A New Car begins every cycle







Now A NEW Car is complete in Every Cycle

# Now New Cars are generated Every Cycle and A New Car Begins Every Cycle



Now A NEW Car is complete in Every Cycle

Car A

Car B

Car C

Car D

Car E

Car F

Car G





Paint and Finishing

Interior Parts Added Doors Added

**New Roof** 

**New Tires** 

Five Stage Car Assembly Line









In the Pipeline: Add instruction will always be one step ahead of the Beq Instruction which will be one step ahead of the Lw instruction

# Build Up the Pipelined Datapath

- Will One Memory Unit work?
- Need Temporary Registers to store all the information needed for each instruction.
- ALU Doing All Computations is not going to Work.
- Need to Add back adders into the datapath

## Build Up the Pipelined Datapath

- Will One Memory Unit work? Need to separate Data memory and Instr Memory Again- as it was in Single Cycle
- Need Temporary Registers to store all the information needed for each instruction.
- ALU Doing All Computations is not going to Work.
- Need to Add back <u>adders</u> into the datapath
- REFER TO COURSE NOTES- Datapath for Pipelining

#### **Data Hazards and Forwarding**



#### **Data Hazards and Forwarding**



## We will use Data Forwarding (coming soon ©)

- However, another solution is to add a stall to an instruction that needs a value from a previous instruction
- Stall in the Pipeline
- Use NOPs. Insert an instruction that has no outcome.
- add \$0, \$0, \$0
- sll \$0, \$0, 0

#### **Data Hazards and Forwarding**



No More Hazard

# Pipelining

- The purpose of Pipelining:
- A)Improve the Thoughput of instructions in the system: ie) more instructions completed in a given time
- B) Improve the individual execution time of One instruction, ie) Add instruction completes in less time
- C) Instructions are ideally going to begin one clock cycle after another
- D) Decreasing the amount of required hardware in the datapath
- E) A and C

#### **Solving Data Hazards (Overview)**



- New value of \$1 not available from register file in time
- Solution: forwarding take value as soon as it is ready, before it is written to register file







Program execution order (in instructions)

Any Data Hazards? NOW





Program execution order (in instructions)



#### Data Hazards

- R-format instructions/ any ALU computation can be successfully forwarded To the instruction immediately following. Thereby avoiding a stall in the pipeline
- LW data coming from memory needs to also be forwarded to subsequent instruction: However one stall cannot be avoided. <u>Load-Use Hazard</u>