## **FUTURE VISION BIE**

One Stop for All Study Materials
& Lab Programs



Future Vision

By K B Hemanth Raj

Scan the QR Code to Visit the Web Page



Or

Visit: <a href="https://hemanthrajhemu.github.io">https://hemanthrajhemu.github.io</a>

Gain Access to All Study Materials according to VTU,

CSE – Computer Science Engineering,

ISE – Information Science Engineering,

ECE - Electronics and Communication Engineering

& MORE...

Join Telegram to get Instant Updates: <a href="https://bit.ly/VTU\_TELEGRAM">https://bit.ly/VTU\_TELEGRAM</a>

Contact: MAIL: futurevisionbie@gmail.com

INSTAGRAM: www.instagram.com/hemanthraj\_hemu/

INSTAGRAM: www.instagram.com/futurevisionbie/

WHATSAPP SHARE: https://bit.ly/FVBIESHARE

## CBCS SCHEME

B.L.D.E. ASSOCIATION'S VACHANA PITAMAHA DR. P. G. HALAKATTI COLLEGE OF ENGINEERING LIBRARY BUATU

| JSN |      |      |      |  |    |
|-----|------|------|------|--|----|
|     | <br> | <br> | <br> |  | 1, |

15EC63

(05 Marks)

(06 Marks)

(05 Marks)

## Sixth Semester B.E. Degree Examination, June/July 2018 **VLSI** Design

Time: 3 hrs. Max. Marks: 80 Note: Answer any FIVE full questions, choosing one full question from each module. Module-1 Discuss the working of nMOS enhancement mode transistor operation with neat diagrams. a. (06 Marks) Explain the CMOS inverter DC characteristics highlighting the regions of operation. (10 Marks) OR 2 With neat diagrams discuss the nMOS fabrication process steps. (09 Marks) Explain the following: (i) Channel length modulation (ii) Noise Margin (07 Marks) Module-2 3 Discuss the CMOS design style with a diagram. a. (05 Marks) Draw the stick diagram for the following using CMOS logic: (i)  $Y = \overline{A + B + C}$ (ii) 2 i/p NAND gate (05 Marks) Discuss the different contact cuts with an example to each. (06 Marks) OR With a diagram derive an expression for sheet resistance and mention the R<sub>s</sub> values of metal, p and n transistor channels for 5 μm technology. (05 Marks) Derive an equation for rise time and fall time with respect to CMOS inverter. b. (08 Marks) Draw the circuit and stick diagram for 2 i/p NOR gate using CMOS logic. C. (03 Marks) Module-3 5 Explain the constant field, constant voltage scaling models with a diagram and scaling effect table. (06 Marks) Discuss the problems associated in VLSI design. How do you reduce them? b. (05 Marks) Discuss the different bus architectures. (05 Marks) OR Discuss the design of a 4-bit adder. 6 a. (07 Marks) With relevant diagram discuss Manchester carry chain operation. b. (05 Marks) Explain the carry select adder with a diagram. (04 Marks) Module-4

1 of 2

Discuss the programmable logic array with its structure and floor plan.

Discuss the architectural issues related to VLSI sub system design.

Discuss the design of Data selectors.

7

B.L.D.E. ASSOCIATION'S

VACHANA PITAMAHA

DR. P. G. HALAKATTI

COLLEGE OF ENGINEERING

LIBRARY, BIJATUR

15EC63

(04 Marks)

|    |    | OR                                                                          |            |
|----|----|-----------------------------------------------------------------------------|------------|
| 8  | a. | Explain the architecture of field programmable gate array.                  | (10 Marks) |
|    | b. | Discuss the FPGA abstractions with a diagram.                               | (06 Marks) |
|    |    | Module-5                                                                    |            |
| 9  | a. | Explain three transistor DRAM with its diagram and stick diagram.           | (07 Marks) |
|    | b. | Discuss the ASM chart for JK flip flop with its NAND logic arrangement.     | (09 Marks) |
|    |    | OR                                                                          |            |
| 10 | a. | Explain logic verification process with its functional equivalence diagram. | (06 Marks) |
|    | b. | Discuss the design for manufacturability.                                   | (06 Marks) |

\* \* \* \*

c. Discuss the Ad-hoc testing.