

# ZB32L032

ARM® Cortex® -M0+ 32-bit
Micro-Controller
Datasheet

Version 1.01 2024/1/8

### **Features**

#### ■ ARM® Cortex®-M0+ core

- ➤ 64K bytes embedded Flash with writeprotect function
- ➤ 16K Byte SRAM
- Runs up to 64MHz
- ➤ A 24-bit system timer
- > Supports low-power sleep mode
- Built-in single-cycle 32-bit hardware multiplier
- ➤ 4.3us Wakeup time @Fcpu=32Mhz

#### ■ Working conditions

- Wide voltage operating range 2.5V to 5.5V
- Wide operating frequency up to 64MHz
- Operating temperature: -40°C to +85°C

#### Clock source

#### ♦ 5 optional clock sources

- External 4MHz~24MHz high speed crystal oscillator
- > External 32.768KHz crystal
- Internal 4MHz~24MHz high speed clock
- > Internal low-speed 38.4KHz/32.768KHz
- > PLL clock Max. 192 MHz
- Supports hardware clock monitoring

#### ♦ RTC

- Supports RTC counting (seconds/minutes/hours) and perpetual calendar function (day/month/year)
- Alarm function register support (sec/min/hr/dd/mm/yyyy)
- Support RTC to wake up the system from Deep Sleep mode

#### Power management

- ▶ POR,PDR,LVR
- Two low-power operating modes: Sleep, Deep Sleep Mode
- Low voltage detection, configurable as interrupt or reset
- ➤ Wakeup @sleep : all interrupt sources are wakeable
- ➤ Wakeup @Deep sleep: all GPIO PINs with RTC (low speed clock operation)

#### Disruptions

- Nested Vector Interrupt Controller (NVIC) for controlling 32 interrupt sources, each of which can be set to 4 priorities
- Supports serial debugging (SWD) with 2 watchpoints/4 breakpoints

#### ■ General Purpose I/O Pins

> 39 I/Os in a 48-Pin Package

#### ■ Built-in ISP Bootloader

Supports program upgrade via UART.

#### Timer/Counter

- General purpose timer: 4x16 bits
- Advanced Timer: 3x16 bits,1x24bits(SysTick)
- Programmable counter: 1x16 bits
- Watchdog Counter : WWDTx1,IWDTx1
- Base Timer : 2x16bits
- Low power timer: 1x16bits

#### Buzzer Frequency Generator

Generates five 1KHz, 2KHz, 4KHz beep signals

#### communications interface

- ➤ UARTO,1; USART3,4 standard communication interface
- Ultra-low power LPUART with low-speed clock support
- QSPI, SPI/I2S standard communication interfaces up to 20 Mbps (with multiplexed I2S interface)
- > I2CX2 standard communication interface, supports up to 1Mbps in master mode and 800Kbps in slave mode
- One-Wire communication interface

#### ■ ADC

- 12-bit 1Msps sampling rate, 12-bit SAR Type ADC
- ➤ 24 channels: 16 external pins, 1 internal temperature sensor voltage,2 OPA outputs,1 1/3\*VDD, 1 BGR 1.2V, 1 DAC
- External Reference Voltage : VDD, GPIO(PB01) PIN
- ➤ Built-in reference voltage : 2.5V, 2.048V

## PDMA controller (Primcell μDMA PL230)

- Support 8 chs: SPI,I2C,USART,Timer,ADC
- PWM



- Supports up to 3 complementary outputs
- DAC(6-bits)x2
- Operational amplifiers (OPA) x 2
- Internal temperature sensor
- Voltage Comparator (VCx2) / Low Voltage Detector (LVD)
- Hardware CRC-16/32 Module, AES Hardware Unit, TRNG True Random Number Generator

- 16-byte (128-bit) Chip Unique ID (UID)
- development tool
  - SWD's full-featured embedded debugging solution
- Package: TSSOP28, QFN32, LQFP32/48



## Contents

| Featur     | œs        |                                               | 2  |
|------------|-----------|-----------------------------------------------|----|
| Conte      | nts       |                                               | 4  |
| List of    | Figures   |                                               | 6  |
| List of    | Tables    |                                               | 7  |
|            | Introduc  | ction                                         | 8  |
| <b>(2)</b> | Descript  | ion                                           |    |
|            | 2.1       | Overview of equipment                         |    |
|            | 2.2       | Block Diagram                                 |    |
|            | 2.3       | Pin definition                                |    |
|            | 2.4       | Pin configuration                             | 14 |
|            | 2.5       | Pin mux description                           |    |
|            | 2.6       | Pin description                               |    |
|            | 2.7       | Serial Interface Description                  |    |
| <b>(3)</b> |           | Mapping                                       |    |
| <b>(4)</b> |           | Application Circuit                           |    |
| <b>[5]</b> | Electrica | al Characteristics                            |    |
|            | 5.1       | Test conditions                               |    |
|            | 5.1-1     | Minimum and maximum values                    |    |
|            | 5.1-2     | 51                                            |    |
|            | 5.2       | Absolute maximum ratings                      |    |
|            | 5.3       | Operating conditions                          |    |
|            | 5.3-1     | General operating Conditions                  |    |
|            | 5.3-2     | Operating conditions at power-up / power-down |    |
|            | 5.3-3     | Embedded Reset and LVD Characteristics        |    |
|            | 5.3-4     | Built-in Reference Voltage                    |    |
|            | 5.3-5     | Supply Current Characteristics                |    |
|            | 5.3-6     | Wakeup time from low-power modes              |    |
|            | 5.3-7     | External Clock Source Characteristics         |    |
|            | 5.3-8     | Internal Clock Source Characteristics         |    |
|            | 5.3-9     | Flash characteristics                         |    |
|            | 5.3-10    | 9                                             |    |
|            | 5.3-11    | ,                                             |    |
|            | 5.3-12    |                                               |    |
|            | 5.3-13    |                                               |    |
|            | 5.3-14    |                                               |    |
|            | 5.3-15    | OPA Characteristics                           | 46 |



|                     | E 2 10   | TIM Timer Footures                 | 40 |
|---------------------|----------|------------------------------------|----|
|                     | 5.3-16   |                                    |    |
|                     | 5.3-17   | 7 Communications interface         | 49 |
|                     | 5.3-18   | Temperature Sensor Characteristics | 54 |
| <b>[6]</b>          | Package  | e Characteristics                  | 55 |
|                     | 6.1      | TSSOP28 Package                    | 55 |
|                     | 6.2      | QFN32 Package                      | 56 |
|                     | 6.3      | LQFP32 Package                     | 57 |
|                     | 6.4      | LQFP48 Package                     | 58 |
|                     | 6.5      | Screen Printing Instructions       |    |
|                     | 6.5-1    | TSSOP28                            | 59 |
|                     | 6.5-2    | QFN32                              |    |
|                     | 6.5-3    |                                    | 60 |
|                     | 6.5-4    | LQFP48                             | 60 |
| <b>[7]</b>          | Product  | : Naming Rule                      | 61 |
| <b>[8]</b>          |          | : Selection Table                  |    |
| <b>(</b> 9 <b>)</b> | Revisior | n History                          | 63 |



## List of Figures

| Figure 1 Block Diagram                           | 10 |
|--------------------------------------------------|----|
| Figure 2 ZB32L032 LQFP48                         | 11 |
| Figure 3 ZB32L032 LQFP32                         | 12 |
| Figure 4 ZB32L032 TSSOP28                        |    |
| Figure 5 Storage Image Map                       | 23 |
| Figure 6 Typeical Application Circuit Diagram    | 24 |
| Figure 7 ADC Block Diagram                       | 41 |
| Figure 8 ADC Typeical Application Diagram        |    |
| Figure 9 VC Block Diagram                        |    |
| Figure 10 OPA Block Diagram                      | 46 |
| Figure 11 I2C Timing Block Diagram               |    |
| Figure 12 SPI Timing Diagram (Host Mode)         | 51 |
| Figure 13 SPI Timing Diagram (Slave Mode CPHA=0) | 51 |
| Figure 14 SPI Timing Diagram (Slave Mode CPHA=1) | 51 |
| Figure 15 I2S Slave Timing Diagram               | 53 |
| Figure 16 I2S Main Timing Diagram                | 53 |



## List of Tables

| Table 1 ZB32L032 Chip Characteristics and Peripherals | 9  |
|-------------------------------------------------------|----|
| Table 2 Pin Function Description Table                |    |
| Table 3 Select Chip Pinout                            |    |
| Table 4 Module and Pin Signal Descriptions            |    |
|                                                       | 22 |



## [1] Introduction

**ZB32L032** is an ultra-low power and wide voltage operating range (2.5V~5.5V) microcontroller embedded with a 32-bit ARM® Cortex-M0®+ core, running up to 64MHz, built-in 64K bytes of embedded Flash, 16K bytes of SRAM, integrated 12-bit 1Msps high-precision SAR ADC (16 channels), DAC (6-bits), OPAx2, RTC, comparator x2, UARTx2, USARTx2, LPUART, SPI/I2S, QSPI, I2Cx2, and PWMx (multiple independent or complementary outputs) and other rich peripheral interfaces, with high integration, high anti-interference, and high reliability.

The ZB32L032 series offers wide voltage operating range, low power consumption, low standby current, highly integrated peripherals, high operating efficiency, fast wake-up, and cost-effective applications, including the following applications:

Small household appliances, chargers, remote controls, electronic cigarettes, gas alarms, digital displays, thermostats, recorders, motor drives, smart door locks, smart sensors, smart homes and smart cities, etc.



## [2] Description

#### 2.1 Overview of equipment

|                 |                             | ZB32L032XXX      | ZB32L032XXX             | ZB32L032XXX  |  |  |  |
|-----------------|-----------------------------|------------------|-------------------------|--------------|--|--|--|
|                 | Pin counts                  | 48               | 32                      | 28           |  |  |  |
|                 | GPIO                        | 39               | 25                      | 22           |  |  |  |
| MCU             | Core                        | Cortex M0+       |                         |              |  |  |  |
| IVICO           | CPU Frequency               | Up to 64 MHz     |                         |              |  |  |  |
|                 | Flash                       |                  | 64K Bytes (50 MHz A     | ccess)       |  |  |  |
|                 | SRAM                        |                  | 16K Bytes               |              |  |  |  |
|                 | PDMA                        | 16 (             | CH (SPI, I2C, USART, Ti | mer, ADC)    |  |  |  |
|                 | Basic (16-bits)             |                  | 2x16 bits / 1x32 b      | its          |  |  |  |
|                 | General purpose (16-bits)   |                  | 4 (T2, T2A, T2B, T2     | 2C)          |  |  |  |
| Timer           | Advanced (16-bits)          |                  | 3 (T1, T1A, T1B)        |              |  |  |  |
| Tittlet         | PCA (16-bits)               |                  | 1                       |              |  |  |  |
|                 | SysTick (24-bits)           |                  | 1                       |              |  |  |  |
|                 | Lower power (LPTIMER)       |                  | 1                       |              |  |  |  |
| RT              | C/IWDG/WWDG                 |                  | 1/1/1                   |              |  |  |  |
|                 | AWK                         |                  | 1                       |              |  |  |  |
| Opera           | ating Voltage Range         |                  | 2.5~5.5V                |              |  |  |  |
| oper            | rating temperature          | -40~85 ℃         |                         |              |  |  |  |
| del             | bugging function            |                  | SWD                     |              |  |  |  |
| u               | nique identifier            | 16 Bytes         |                         |              |  |  |  |
|                 | UART, USART                 | 2,2 1,1 1,1      |                         |              |  |  |  |
| Communication   | LPUART                      | 1                | 1                       | 0            |  |  |  |
| Corninanication | SPI                         | 2 (16/20Mhz)     | 1 (16/20Mhz)            | 1 (16/20Mhz) |  |  |  |
|                 | 12C                         | 2                | 2                       | 2            |  |  |  |
|                 | comparator                  | 2                | 2                       | 2            |  |  |  |
|                 | AES                         |                  | Yes (128-bytes)         |              |  |  |  |
|                 | TRNG                        |                  | 1                       |              |  |  |  |
|                 | CRC16/32                    |                  | 1                       |              |  |  |  |
| Interna         | l temperature sensor        |                  | 1                       |              |  |  |  |
|                 | Internal high-speed crystal |                  | HIRC: 4/8/16/22.12/2    |              |  |  |  |
|                 | Internal low-speed crystal  |                  | SIRC: 32.8/38.4K        |              |  |  |  |
| Clocks          | External high-speed crystal | HXT : 4M~24MHz   |                         |              |  |  |  |
|                 | External low-speed crystal  | LXT : 32.768MHz  |                         |              |  |  |  |
|                 | PLL                         |                  | Z                       |              |  |  |  |
|                 | 12 Bits A/D                 | 17 CH 12 CH 11 C |                         |              |  |  |  |
|                 | OPAx2                       | 2 2 0            |                         |              |  |  |  |
|                 | buzzers                     | 1                |                         |              |  |  |  |
|                 | seal inside                 | LQFP48           | LQFP32/QFN32            | TSSOP28      |  |  |  |

Table 1 ZB32L032 device features and peripheral list





#### 2.2 Block Diagram



Figure 1 Block Diagram

Note: S\*: Maximum channels for Single output; C\*: Maximum channels for complement output.

1\*: is UARTO,UART1,USART2,USART3



#### 2.3 Pin definition



Figure 2 ZB32L032 LQFP48





Figure 3 ZB32L032 LQFP32





Figure 4 ZB32L032 TSSOP28



#### 2.4 Pin configuration

|    |            |    |             | juration              |                  | GD1 #0.6          | TII 10               | TU 40.4          | TII 100            | TIL 10.0           | 106                  | 61 1               |
|----|------------|----|-------------|-----------------------|------------------|-------------------|----------------------|------------------|--------------------|--------------------|----------------------|--------------------|
|    | Pin<br>Num | 1  | Pin<br>Name | Power<br>WKUP<br>XTAL | UARTX4<br>LPUART | SPI/I2S<br>I2CX2  | TIM2<br>PCA<br>LPTIM | TIM2A<br>TIM1    | TIM2B<br>TIM1A     | TIM2C<br>TIM1B     | ADC<br>VCX2<br>OPAX2 | Clock<br>IR<br>LVD |
| 48 | 32         | 28 |             | ISP                   |                  |                   |                      |                  |                    |                    |                      | SWD                |
| 1  | 1          | 1  | VCAP        | Р                     |                  |                   |                      |                  |                    |                    |                      |                    |
| 2  |            |    | PC13        | WKUP                  |                  |                   |                      |                  | T2B_CH4            | T2C_CH1            |                      |                    |
| 3  |            | 2  | PB05        | XTLI                  |                  |                   |                      |                  |                    |                    |                      |                    |
| 4  |            | 3  | PB04        | XTLO                  |                  |                   |                      |                  |                    |                    |                      |                    |
| 5  | 2          | 4  | PA01        | XTHI                  | TXD_1            | SDA_0             | T2_ETR               | T1_ETR           | T1A_ETR            | TB1_ETR            |                      |                    |
|    |            |    |             |                       | CKS_2            | Q_CLK             |                      | T2A_ETR          | T2B_ETR            | T2C_ETR            |                      |                    |
| 6  | 3          | 5  | PA02        | XTHO                  | RXD_1<br>TXD_2   | SCL_0<br>QBK1_NCS | T2_ETR               | T1_CH1<br>T1_ETR | T1A_ETR<br>T2B_ETR | TB1_ETR<br>T2C_ETR | <b>&gt;</b>          |                    |
| 7  |            | 6  | NRST        |                       |                  |                   |                      | T2A_ETR          |                    |                    |                      |                    |
| 8  | 4          | υ  | AVSS        | G                     |                  |                   |                      |                  |                    |                    |                      |                    |
| 9  | _          | 7  | AVDD        | P                     |                  |                   |                      |                  |                    |                    |                      |                    |
| 10 | 5<br>6     | 8  | PA00        | WKUP                  | RXD_2            | QBK1_IO0          | T2_CH1               | T1_CH1           | T1A_ETR            | T2C_ETR            | AIN0                 |                    |
| 10 | U          | 0  | PAUU        | WKUP                  | KAD_Z            | QBN1_IOU          | T2_CH1               | T2A_CH1          | T2B_ETR            | T1B_ETR            | VC0_P4               |                    |
|    |            |    |             |                       |                  |                   | 12_2111              | T1_ETR           | 120_2111           | 110_2111           | VC0_N0               |                    |
|    |            |    |             |                       |                  |                   |                      | T2A_ETR          |                    |                    | VC0_O                |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_P0               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_N4               |                    |
| 11 | 7          | 9  | PD00        | WKUP                  | CTS_2            | QBK1_IO1          | T2_CH2               | T1_CH1N          |                    |                    | AIN1                 |                    |
|    |            |    |             |                       |                  |                   |                      | T2A_CH2          |                    |                    | VC0_P5               |                    |
|    |            |    |             |                       |                  |                   |                      | T2A_ETR          |                    |                    | VC0_N1<br>VC1_P1     |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_P1<br>VC1_N5     |                    |
| 12 | 8          | 10 | PA14        | WKUP                  | TXD_1            | QBK1_IO2          | T2_CH3               | T1_CH1           | T2B_CH1            |                    | AIN2                 |                    |
|    |            |    |             |                       | RTS_2            |                   | _                    | T2A_CH1          | _                  |                    | VC0_P6               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC0_N2               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_P2               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_O                |                    |
| 13 | 9          | 11 | PA03        | WKUP                  | RXD_1            | QBK1_IO3          | T2_CH4               | T1_CH1N          | T1A_CH1            | T1B_CH1            | AIN3                 |                    |
|    |            |    |             |                       |                  |                   |                      | T2A_CH2          | T1A_ETR            | T2C_CH1            | VC0_P7               |                    |
|    |            |    |             |                       |                  |                   |                      | T1_ETR           |                    | T1B_ETR            | VC0_N3<br>VC1_P3     |                    |
| 14 | 10         | 12 | PA04        | WKUP                  | TXD_1            | CS/WS             | PCA_CH4              | T2A_CH3          | T2B_ETR            | T1B_CH1N           | AIN4                 |                    |
|    | ,.         |    | 17101       | WKO                   | 17.5_1           | QBK2_NCS          | T2_ETR               | T1_ETR           | T1A_CH1            | T2C_CH2            | VC0_P8               |                    |
|    |            |    |             |                       |                  | _                 | _                    | T2A_ETR          | T1A_ETR            | T1B_ETR            | VC0_N4               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    | T2C_ETR            | VC1_P4               |                    |
| 15 | 11         | 13 | PA05        | WKUP                  |                  | CLK/CK            | T2_CH1               | T2A_CH4          | T1A_CH1N           | T1B_ETR            | AIN5                 | LVD_O              |
|    |            |    |             |                       |                  | QBK2_IO0          | T2_ETR               | T1_ETR           | T1A_ETR            | T2C_ETR            | VC0_P9               |                    |
|    |            |    |             |                       |                  |                   | PCA_ECI              | T2A_ETR          | T2B_ETR            |                    | VC0_N5               |                    |
|    |            |    |             |                       |                  |                   |                      |                  |                    |                    | VC1_P5               |                    |



|    |     |     | Dim         | Power    | UARTX4 | SPI/I2S           | TIMO        | TIMOA            | TIM2B    | TIMAGE         | ADC               | Clask       |
|----|-----|-----|-------------|----------|--------|-------------------|-------------|------------------|----------|----------------|-------------------|-------------|
|    | Pin |     | Pin<br>Name | WKUP     | LPUART | 3P1/123<br>12CX2  | TIM2<br>PCA | TIM2A<br>TIM1    | TIM2B    | TIM2C<br>TIM1B | VCX2              | Clock<br>IR |
| ١  | Num | ١   | ivarrie     | XTAL     | LPUARI | IZCAZ             | LPTIM       | HIMH             | TIMIA    | TIIVIID        | OPAX2             | LVD         |
| 48 | 32  | 28  |             | ISP      |        |                   | LFIIIVI     |                  |          |                | OFAAZ             | SWD         |
| 16 | 12  | 14  | PA06        | WKUP     | CKS_3  | MISO              | PCA_CH0     | T2A_CH1          | T1A_ETR  | T1B_CH1        | AIN6              | 3440        |
|    |     |     |             |          |        | QBK2_IO0          | T2_ETR      | T1_ETR           | T2B_ETR  | T1B_ETR        | VC0_P10           |             |
|    |     |     |             |          |        | _                 | _           | T2A_ETR          | _        | T2ACETR        | VC0_N6            |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC0_O             |             |
| 17 |     | 15  | PA07        | WKUP     | TXD_3  | MOSI/SD           | PCA_CH1     | T1_CH1           | T2B_CH1  | T1B_CH1N       | AIN7              |             |
|    |     |     |             |          |        | QBK2_IO0          |             |                  |          | T2C_CH1        | VC0_P11           |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC0_N7            | ·           |
|    |     |     |             |          |        |                   |             |                  |          |                | VC1_O             |             |
| 18 |     | 16  | PB00        | WKUP     | RXD_3  | QBK2_IO0          | PCA_CH2     |                  | T1A_CH1  | T2C_CH2        | AIN8              | MCO         |
|    |     |     |             |          |        | MCK               |             |                  |          |                | VC0_N10           |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC1_N6            |             |
| 19 |     | 17  | PB01        | WKUP     | CTS_3  |                   | PCA_CH3     |                  | T1A_CH1N | T2C_CH3        | AIN9              |             |
|    |     |     |             |          |        |                   |             |                  |          |                | EXVREF            |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC1_P6            |             |
|    | 40  | 40  |             |          |        |                   | 201.20      |                  |          |                | VC1_N7            |             |
| 20 | 13  | 18  | PB02        | WKUP     | RTS_3  |                   | PCA_ECI     | T1_CH1           | T1A_BK   | T1B_BK         | AIN16             |             |
|    |     |     |             |          |        |                   | LPT_TOG     | T1_BK            |          |                | VC1_P7            |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC1_N8<br>OP2_INN |             |
| 21 | 14  |     | PB10        | WKUP     | TX_LP  | SCL_1             |             | T1_CH1           |          | T2C_CH1        | AIN17             |             |
|    |     |     | 1 510       | WKO      | 17(_E1 | 361_1             |             | T2A_CH1          |          | 120_0111       | VC1_P8            |             |
|    |     |     |             |          |        |                   |             |                  |          |                | OP2_INP           |             |
| 22 | 15  |     | PB11        | WKUP     | RX_LP  | SDA_1             |             | T1_CH1N          |          | T1B_CH1        | AIN18             |             |
|    |     |     |             |          | CKS_2  |                   |             |                  |          |                | OP2_O             |             |
| 23 | 16  | 19  | VSS         | G        |        |                   |             |                  |          |                |                   |             |
| 24 | 17  | 10  | VDD         | Р        |        |                   |             |                  |          |                |                   |             |
| 25 |     |     | PB12        | WKUP     | TXD_2  | QBK1_NCS          |             | T1_BK            |          | T1B_CH1        | AIN19             |             |
|    |     |     |             |          |        |                   |             |                  |          |                | VC1_P9            |             |
| 26 | 18  |     | PB13        | WKUP     | RXD_2  | Q_CLK             |             | T1A_CH1N         |          | T2C_CH1        | AIN20             |             |
|    |     |     |             |          |        | SCL_1             |             |                  |          | T1B_CH1N       | VC1_P10           |             |
|    |     |     |             |          |        |                   |             |                  |          |                | OP1_INP           |             |
| 27 |     |     | PB14        | WKUP     | CTS_2  | QBK1_IO0          | T2_CH1      | T1_CH1           | T1A_BK   | T2C_CH1        | AIN21             |             |
|    |     |     |             |          |        | SDA_1             |             |                  |          |                | VC1_P11           |             |
|    |     |     |             |          |        |                   |             |                  |          |                | OP1_O             |             |
| 28 | 19  |     | PB15        | WKUP     | RTS_2  | QBK1_IO1          | T2_CH2      | T1_CH1N          |          | T2C_CH2        | AIN22             |             |
|    |     | 0.1 | D 4 00      | 14/// 15 |        | 0014 100          | T2 (112     | T4 C114          |          | T2C C112       | OP1_INN           |             |
| 29 |     | 21  | PA08        | WKUP     |        | QBK1_IO2          | T2_CH3      | T1_CH1           |          | T2C_CH3        |                   |             |
| 30 |     | 22  | PA09        | WKUP     | TXD_0  | QBK1_IO3<br>SCL_0 | T2_CH4      | T1_CH1N<br>T1_BK | T1A_CH1  | T2C_CH4        |                   |             |
| 31 | 20  | 23  | PA10        | WKUP     | RXD_0  | QBK2_NCS          |             | T1_CH2           | T1A_CH1  | T1B_CH1        |                   |             |
|    |     |     |             |          |        | SDA_0             |             |                  |          | T2C_CH1        |                   |             |
|    |     |     |             |          |        |                   |             |                  |          | T1B_BK         |                   |             |



|    |     |    | Pin  | Power  | UARTX4 | SPI/I2S    | TIM2     | TIM2A             | TIM2B           | TIM2C    | ADC     | Clock  |
|----|-----|----|------|--------|--------|------------|----------|-------------------|-----------------|----------|---------|--------|
|    | Pin |    |      | WKUP   | LPUART |            | PCA      | TIMZA<br>TIM1     | TIMIZE<br>TIM1A | TIM2C    | VCX2    | IR     |
|    | Num | 1  | Name |        | LPUARI | I2CX2      |          | TIIVII            | HIMIA           | HIVHD    |         |        |
| 40 | 32  | 28 |      | XTAL   |        |            | LPTIM    |                   |                 |          | OPAX2   | LVD    |
|    | -   | -  | DCOF | ISP    |        | CCL 1      | TO ETD   | T1 CHON           | T1A CLIAN       | T1D ETD  | \/C0_0  | SWD    |
| 32 | 22  | 25 | PC05 | WKUP   |        | SCL_1      | T2_ETR   | T1_CH2N           | T1A_CH1N        | T1B_ETR  | VC0_O   | MCO    |
|    |     |    |      |        |        | MISO       |          | T1_ETR            | T1A_ETR         | T2C_ETR  |         |        |
| 22 | 22  | 25 | DCOC | VAUGUD |        | QBK2_IO0   | T2 FTD   | T2A_ETR           | T2B_ETR         | TAD CLIA | 1/61 0  |        |
| 33 | 22  | 25 | PC06 | WKUP   |        | SDA_1      | T2_ETR   | T1_CH3            | T1A_CH2         | T1B_CH1  | VC1_O   |        |
|    |     |    |      |        |        | MOSI/(SD)  |          | T1_ETR            | T2B_ETR         | T2C_ETR  |         |        |
|    |     |    |      |        |        | QBK2_IO1   |          | T2A_ETR           | T1A_ETR         | T1B_ETR  |         |        |
|    |     |    |      |        |        | 0.71/0.100 |          | <b>-</b> 1 011011 |                 | T2C_ETR  |         | 014516 |
| 34 | 23  | 26 | PC07 | WKUP   | RXD_0  | QBK2_IO2   |          | T1_CH3N           | T1A_CH2N        | T1B_CH1N |         | SWDIO  |
|    |     |    |      |        |        |            |          | T1_ETR            | T1A_ETR         | T2C_ETR  |         | LVD_O  |
|    |     |    |      |        |        |            |          |                   |                 | T1B_ETR  |         |        |
| 35 |     |    | PD06 | WKUP   |        | QBK2_IO3   |          | T1_CH4            | T1A_CH3         | T1B_CH2  |         |        |
|    |     |    |      |        |        | SCL_1      |          |                   |                 |          |         |        |
| 36 |     |    | PD07 |        |        | SDA_1      |          |                   | T1A_CH3N        | T1B_CH2N |         |        |
| 37 | 24  | 27 | PD01 | WKUP   | TXD_0  | MCK        |          | T2A_CH1           | T1A_CH4         | T1B_CH3  |         | SWCLK  |
|    |     |    |      |        | TXD_1  |            |          | T1_ETR            | T1A_ETR         | T1B_ETR  |         | LVD_O  |
|    |     |    |      |        |        |            |          |                   |                 |          |         | MCO    |
| 38 | 25  |    | PA15 | WKUP   | RXD_1  | CS         | T2_ETR   | T2A_CH2           |                 | T1B_CH3N |         |        |
|    |     |    |      |        |        | (WS)       | T2_CH1   | T1_CH1            |                 | T2C_CH4  |         |        |
| 39 | 26  |    | PB03 | WKUP   |        | CLK        | T2_CH2   | T2A_CH3           |                 | T2C_CH3  | VC1_N9  |        |
|    |     |    |      |        |        | (CK)       | LPT_Gate | T1_CH1N           |                 | T1B_CH1  |         |        |
| 40 | 27  |    | PC15 | WKUP   |        | MISO_0     | PCA_CH0  | T2A_CH4           |                 | T2C_CH2  | VC0_P12 |        |
|    |     |    |      |        |        |            | LPT_ETR  |                   |                 | T1B_CH1N | VC1_P12 |        |
|    |     |    |      |        |        |            |          |                   |                 | T1B_BK   | VC1_N10 |        |
| 41 | 28  |    | PC14 | WKUP   |        | MOSI/SD    | PCA_CH1  | T1_BK             |                 | T2C_CH1  | VC0_P13 |        |
|    |     |    |      |        |        |            | LPT_Gate |                   |                 |          | VC1_P13 |        |
| 42 | 29  |    | PB06 | WKUP   | TXD_0  | SCL_0      | T2_CH1   | T1_CH1            |                 |          | VC0_P14 |        |
|    |     |    |      |        |        | Q_CLK      | LPT_ETR  | T2A_CH2           |                 |          | VC1_P14 |        |
|    |     |    |      |        |        |            | LPT_TOG  |                   |                 |          |         |        |
| 43 | 30  |    | PB07 | WKUP   | RXD_0  | SDA_0      | T2_CH2   | T1_CH1N           | T2B_CH1         | T1B_CH1  | VC0_P15 |        |
|    |     |    |      |        |        | QBK1_NCS   | LPT_TOGN |                   |                 |          | VC1_P15 |        |
| 44 | 31  | 28 | PD03 | воото  |        |            |          |                   |                 |          |         |        |
| 45 |     |    | PB08 | WKUP   | TXD_0  | SCL_0      |          | T2A_CH1           | T2B_CH2         | T2C_CH2  |         |        |
|    |     |    |      |        |        | Q_CLK      |          |                   |                 | T1B_CH1N |         |        |
| 46 |     |    | PB09 | WKUP   | RXD_0  | SDA_0      |          |                   | T2B_CH3         | T1B_CH4  |         |        |
|    |     |    | 00   |        | 2_0    | QBK1_NCS   |          |                   |                 | 0        |         |        |
| 47 | 32  |    | VSS  | G      |        | _          |          |                   |                 |          |         |        |
| 48 |     |    | VDD  | Р      |        |            |          |                   |                 |          |         |        |
| ľ  |     |    |      |        |        |            |          |                   |                 |          |         |        |

Table 2 Pin Function Table



#### 2.5 Pin mux description

|    | Pin     |           |        |            |         |         | G              | PIOX_AFR[i- | +3:i]     |       |            |           |                                              |
|----|---------|-----------|--------|------------|---------|---------|----------------|-------------|-----------|-------|------------|-----------|----------------------------------------------|
|    | Num     |           | 0      | 1          | 2       | 3       | 4              | 5           | 6         | 7     | 8          | 9         | F/Config                                     |
| 48 | 32<br>1 | <u>28</u> | VCAP   | Р          | Р       | P       | P              | P           | Р         | Р     | Р          | Р         | Р                                            |
| 2  | _       | -         | PC13   | '          | '       | T2C_CH1 | '              | T2B_CH4     | '         | '     | '          | '         | '                                            |
| 3  |         | 2         | PB05   |            |         | 120_011 |                | 120_0114    |           |       |            |           | XTLI                                         |
| 4  |         | 3         | PB04   |            |         |         |                |             |           |       |            |           | XTLO                                         |
| 5  | 2       | 4         | PA01   | SDA_0      |         | TXD_1   |                |             |           |       | CKS_2      | Q_CLK     | XTHI                                         |
| 6  | 3       | 5         | PA02   | SCL_0      | T1_CH1  | RXD_1   |                |             |           |       | TXD_2      | QBK1_NCS  | XTHO                                         |
| 7  | 4       | 6         | NRST   | JCL_0      | TI_CITI | TOOD_1  |                |             |           |       | TAD_Z      | QBRI_IVC3 | XIIIO                                        |
| 8  | -       | -         | AVSS   | G          | G       | G       | G              | G           | G         | G     |            |           | G                                            |
| 9  | 5       | 7         | AVDD   | Р          | P       | P       | P              | P           | P         | P     |            |           | P                                            |
| 10 | 6       | 8         | PA00   | TIM10_TOG  | T1_CH1  | T2_CH1  | I <sup>r</sup> | T2A_CH1     | r         | RXD_2 | VC0_O      | QBK1_IO0  | AIN0                                         |
|    | 3       | 0         | .,,,,, |            |         | 12_6    |                |             |           |       |            | qo.v.j.oo | VC0_P4<br>VC0_N0<br>VC1_P0<br>VC1_N4         |
| 11 | 7       | 9         | PD00   | TIM10_TOGN | T1_CH1N | T2_CH2  | CTS_2          | T2A_CH2     |           |       | TIM11_TOGN | QBK1_IO1  | AIN1<br>VC0_P5<br>VC0_N1<br>VC1_P1<br>VC1_N5 |
| 12 | 8       | 10        | PA14   | TXD_1      | T1_CH1  | T2_CH3  | T2A_CH1        | T2B_CH1     | TIM11_TOG |       | RTS_2      | QBK1_IO2  | <b>AIN2</b> VC0_P6 VC0_N2 VC1_P2             |
| 13 | 9       | 11        | PA03   | RXD_1      | T1_CH1N | T1A_CH1 | T1B_CH1        | T2A_CH2     | T2_CH4    |       | T2C_CH1    | QBK1_IO3  | AIN3<br>VC0_P7<br>VC0_N3<br>VC1_P3           |
| 14 | 10      | 12        | PA04   | CS/WS      | TXD_1   | PCA_CH4 | T1A_CH1        | T1B_CH1N    | T2A_CH3   |       | T2C_CH2    | QBK2_NCS  | <b>AIN4</b> VC0_P8 VC0_N4 VC1_P4             |
| 15 | 11      | 13        | PA05   | CLK/CK     | PCA_ECI |         | T1A_CH1N       | T2_CH1      | T2A_CH4   | LVDO  | VC1_O      | QBK2_IO0  | AIN5<br>VC0_P9<br>VC0_N5<br>VC1_P5           |
| 16 | 12      | 14        | PA06   | MISO       | PCA_CH0 |         | T1B_CH1        | T2A_CH1     |           | VC0_O | CKS_3      | QBK2_IO1  | <b>AIN6</b><br>VC0_P10<br>VC0_N6             |



|    | Pin |    |                 |           |         |          | G         | PIOX_AFR[i- | +3:i]    |         |       |          |                                    |
|----|-----|----|-----------------|-----------|---------|----------|-----------|-------------|----------|---------|-------|----------|------------------------------------|
| 1  | Num | ו  | 0               | 1         | 2       | 3        | 4         | 5           | 6        | 7       | 8     | 9        | F/Config                           |
|    | 32  | _  |                 |           | ۷       | 3        |           | 3           |          |         |       |          |                                    |
| 17 |     | 15 | PA07            | MOSI/SD   | PCA_CH1 | T1_CH1   | T1B_CH1N  | T2B_CH1     | T2C_CH1  | VC1_O   | TXD_3 | QBK2_IO2 | <b>AIN7</b><br>VC0_P11<br>VC0_N7   |
| 18 |     | 16 | PB00            | PCA_CH2   | MCK     | T1A_CH1  | TIM11_G   |             | T2C_CH2  | МСО     | RXD_3 | QBK2_IO3 | <b>AIN8</b> VC0_N10 VC1_N6         |
| 19 |     | 17 | PB01            | PCA_CH3   |         | T1A_CH1N | TIM11_EXT |             | T2C_CH3  |         | CTS_3 |          | AIN9 EXVREF VC1_P6 VC1_N7          |
| 20 | 13  | 18 | PB02            |           | PCA_ECI | LPT_TOG  | T1_CH1    | T1_BK       | T1A_BK   | T1B_BK  | RTS_3 |          | <b>AIN16</b> VC1_P7 VC1_N8 OP2_INN |
| 21 | 14  |    | PB10            | SCL_1     |         | T1_CH1   |           | T2A_CH1     | T2C_CH1  |         | TX_LP |          | AIN17<br>VC1_P8<br>OP2_INP         |
| 22 | 15  |    | PB11            | SDA_1     |         | T1_CH1N  |           | T1B_CH1     |          | CKS_2   | RX_LP |          | <b>AIN18</b><br>OP2_O              |
| 23 | 16  | 19 | VSS             | G         |         |          |           |             |          |         |       |          |                                    |
| 24 | 17  | 20 | VDD             | Р         |         |          |           |             |          |         |       |          |                                    |
| 25 |     |    | PB12            |           | T1B_CH1 |          | T1_BK     |             | LXT_out  |         | TXD_2 | QBK1_NCS | <b>AIN19</b><br>VC1_P9             |
| 26 | 18  |    | PB13            |           | SCL_1   | T1A_CH1N | T1B_CH1N  |             | HXT_out  | T2C_CH1 | RXD_2 | Q_CLK    | <b>AIN20</b> VC1_P10 OP1_INP       |
| 27 |     |    | PB14            |           | SDA_1   | T1_CH1   | T2_CH1    | T1A_BK      | SIRC_out | T2C_CH1 | CTS_2 | QBK1_IO0 | <b>AIN21</b><br>VC1_P11<br>OP1_O   |
| 28 | 19  |    | PB15            |           | T1_CH1N | T2_CH2   | T2C_CH2   |             | HIRC_out |         | RTS_2 | QBK1_IO1 | AIN22<br>OP1_INN                   |
| 29 |     | 21 | PA08            | TXD_0     |         | T1_CH1   | T2_CH3    |             | BEEP     | T2C_CH3 |       | QBK1_IO2 |                                    |
| 30 |     | 22 | PA09<br>(BOOT1) | TXD_0     | T1_CH1N | T1A_CH1  | T2_CH4    | T1_BK       | 1-Wire   | T2C_CH4 | SCL_0 | QBK1_IO3 |                                    |
| 31 | 20  | 23 | PA10            | RXD_0     | T1_CH2  | T1A_CH1  | T1B_CH1   | T1B_BK      | RTC_1Hz  | T2C_CH1 | SDA_0 | QBK2_NCS |                                    |
| 32 | 21  | 24 | PC05            | TIM10_EXT | MISO    | T1_CH2N  | T1A_CH1N  |             | MCO      | VC0_O   | SCL_1 | QBK2_IO0 |                                    |
| 33 | 22  | 25 | PC06            | TIM10_G   | MOSI/SD | T1_CH3   | T1A_CH2   | T1B_CH1     |          | VC1_0   | SDA_1 | QBK2_IO1 |                                    |
| 34 | 23  | 26 | PC07            |           | RXD_0   | T1_CH3N  | T1A_CH2N  | T1B_CH1N    |          | LVD_O   |       | QBK2_IO2 | SWDIO<br>(Config)                  |



|    | Pin |    |                        |         |          |          | G        | PIOX_AFR[i- | +3:i]   |         |         |          |                               |
|----|-----|----|------------------------|---------|----------|----------|----------|-------------|---------|---------|---------|----------|-------------------------------|
| I  | Num | 1  | 0                      | 1       | 2        | 3        | 4        | 5           | 6       | 7       | 8       | 9        | F/Config                      |
|    | 32  | 28 | ŭ                      | ·       | _        |          | •        |             |         | ,       |         |          | .,9                           |
| 35 |     |    | PD06                   | SCL_1   |          | T1_CH4   | T1A_CH3  | T1B_CH2     |         |         |         | QBK2_IO3 |                               |
| 36 |     |    | PD07                   | SDA_1   |          |          | T1A_CH3N | T1B_CH2N    |         |         |         |          |                               |
| 37 | 24  | 27 | PD01                   | TXD_1   | TXD_0    | T1A_CH4  | T1B_CH3  | T2A_CH1     | LVD_O   | MCO     | MCK     |          | <b>SWCLK</b> (Config)         |
| 38 | 25  |    | PA15                   | CS/WS   | RXD_1    | T1_CH1   | T1B_CH3N |             | T2_CH1  | T2A_CH2 | T2C_CH4 |          |                               |
| 39 | 26  |    | PB03                   | CLK/CK  | LPT_GATE |          | T1_CH1N  | T1B_CH1     | T2_CH2  | T2A_CH3 | T2C_CH3 |          | VC1_N9                        |
| 40 | 27  |    | PC15                   | MISO    |          | PCA_CH0  | LPT_ETR  | T1B_CH1N    | T2A_CH4 | T1B_BK  | T2C_CH2 |          | VC0_P12<br>VC1_P12<br>VC1_N10 |
| 41 | 28  |    | PC14                   | MOSI/SD |          | LPT_GATE | PCA_CH1  | T1_BK       |         | T2C_CH1 |         |          | VC0_P13<br>VC1_P13            |
| 42 | 29  |    | PB06                   | SCL_0   | TXD_0    | LPT_ETR  | LPT_TOG  | T1_CH1      | T2A_CH2 | T2_CH1  |         | Q_CLK    | VC0_P14<br>VC1_P14            |
| 43 | 30  |    | PB07                   | SDA_0   | RXD_0    | LPT_TOGN | T1_CH1N  | T1B_CH1     | T2_CH2  | T2B_CH1 |         | QBK1_NCS | VC0_P15<br>VC1_P15            |
| 44 | 31  | 28 | PD03<br><b>(BOOT0)</b> |         |          |          |          |             |         |         |         |          |                               |
| 45 |     |    | PB08                   | SCL_0   | TXD_0    | T1B_CH1N | T2A_CH1  | T2B_CH2     | T2C_CH2 |         |         | Q_CLK    |                               |
| 46 |     |    | PB09                   | SDA_0   | RXD_0    |          |          | T2B_CH3     | T1B_CH4 |         |         | QBK1_NCS |                               |
| 47 | 32  |    | VSS                    | G       |          |          |          |             |         |         |         |          |                               |
| 48 |     |    | VDD                    | Р       |          |          |          |             |         |         |         |          |                               |

Table 3 Select Chip Pin Table



#### 2.6 Pin description

| Function                  | Pin name           | Description                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                           | VDD                | Power supply                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Dower                     | AVDD               | Power supply                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Power                     | VCAP               | Internal LDO output.                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                           | VCAP               | It must be connected an external capacitor, at least 1uf.                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Ground                    | VSS                | Ground                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Ground                    | AVSS               | Ground                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| GPIO<br>(x=0~15)          | PAx, PBx, PCx, PDx | PAx general purpose digital input/output pins                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| NRST                      | NRST               | External Reset Input, Low Active                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| ADC                       | AIN0~AIN23         | ADC input channel 0~23                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| ADC                       | EXVREF             | ADC external reference voltage                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ODA                       | OPx_INN            | OPA Negative                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| OPA<br>X=0, 1, 2          | OPx_INP            | OPA Positive                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| X=0, 1, 2                 | OPx_O              | OPA Output                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                           | VCxN0~VCxN11       | Select VC0 , VC1 negative inputs                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| VC<br>V=0.1               | VCxP0~VCxP11       | Select VC0,VC1 positive inputs                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| X=0, 1                    | VCx_O              | VC0,VC1 Comparison Outputs                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| LVD                       | LVD_O              | Voltage Detection Output                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| ISP                       | BOOT0<br>BOOT1     | When reset BOOT0 (PD03) pin is high level chip works in ISP programming mode, can be programmed through the ISP protocol for FLASH.  When the BOOT0 (PD03) pin is low during reset, the chip operates in user mode and the chip executes the program code within FLASH, which can be programmed via the SWD protocol. |  |  |  |  |  |
| WKUP                      | All GPIO           | External Wakeup input                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| LDULADT                   | TXD_LP             | LPUART Data Transmitter                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| LPUART                    | RXD_LP             | LPUART Data Receiver                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                           | CKS_y              | USART_y CKS                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| UART                      | RTS_x              | USART_y RTS                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| IART<br>=0,1,2,3<br>ISART | CTS_x              | USART_y CTS                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| y=2,3                     | TXD_x              | UART_x Data Transmitter                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| y 2,3                     | RXD_x              | UART_x data receiver                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |



| Function               | Pin name         | Description                                                  |
|------------------------|------------------|--------------------------------------------------------------|
|                        | MISO             | SPI Master Input/Slave Output signal                         |
| CDI                    | MOSI             | SPI Master Output/Slave Input signal                         |
| SPI                    | CLK              | SPI Clock signal                                             |
|                        | CS               | SPI Enable signal                                            |
| I2C                    | SDA_x            | I2C Data signal                                              |
| x=0,1                  | SCL_x            | I2C Clock signal                                             |
| General purpose timer, | Tx_CH1,2,3,4     | Timer x capture input/comparison output/PWM output Ch1,2,3,4 |
| X=2,2A,2B,2C           | Tx_ETR           | External count input signal for Timerx                       |
| DCA times              | PCA_ECI          | External clock input signal                                  |
| PCA timer              | PCA_CH0~PCA_CH4  | Capture Input/Compare Output/PWM Output 0~4                  |
|                        | TIM1_CH1,2,3,4   | TIM1 PWM output channel 1/2/3/4                              |
|                        | TIM1_CH1N,2N,3N  | TIM1 PWM output Inverted channel 1N/2N/3N                    |
|                        | TIM1_BKIN        | TIM1 Brake signal input                                      |
| Advanced Timer         | TIM1A_CH1,2,3,4  | TIM1 PWM output channel 1/2/3/4                              |
| TIMX                   | TIM1A_CH1N,2N,3N | TIM1 PWM output Inverted channel 1N/2N/3N                    |
| Timer1, 1A, 1B         | TIM1A_BKIN       | TIM1 Brake signal input                                      |
|                        | TIM1B_CH1,2,3,4  | TIM1 PWM output channel 1/2/3/4                              |
|                        | TIM1B_CH1N,2N,3N | TIM1 PWM output Inverted channel 1N/2N/3N                    |
|                        | TIM1B_BKIN       | TIM1 Brake signal input                                      |
|                        | LP_ETR           | LP Timer External counting input signal                      |
| I DT:                  | LP_GATE          | LP Timer GATE input signal                                   |
| LPTimer                | LP_TOG           | Compare Output Positive                                      |
|                        | LP_TOGN          | Compare Output Negative                                      |
|                        | BK1_IO0~IO3      | QSPI host (slave) Input/output data signals                  |
| OCDI                   | BK2_IO0~IO3      | QSPI host (slave) Input/output data signals                  |
| QSPI                   | Q_CLK            | SPI clock signal                                             |
|                        | BK1_nCS,BK2_nCS  | SPI chip select enable                                       |

Table 4 Pin description table



#### 2.7 Serial Interface Description

| Number        |             |             |             |        |         |         |             |
|---------------|-------------|-------------|-------------|--------|---------|---------|-------------|
|               | 0           | 1           | 2           | 3      | 4       | 5       | 6           |
| Serial        |             |             |             |        |         |         |             |
| I2C           | SCL_0       | SCL_1       |             |        |         |         |             |
|               | SDA_0       | SDA_1       |             |        |         |         |             |
| SPI           | CS          |             |             |        |         |         | $\setminus$ |
|               | CLK         |             |             |        |         |         |             |
|               | MISO        |             |             |        |         |         |             |
|               | MOSI        |             |             |        |         |         |             |
| QSPI          | BK1_IO0~IO3 |             |             |        |         |         | $\setminus$ |
|               | BK2_IO0~IO3 |             |             |        |         |         |             |
|               | Q_CLK       |             |             |        |         |         |             |
|               | BK1_nCS     |             |             |        |         |         |             |
|               | BK2_nCS     |             |             |        |         |         |             |
| UART          | CTS_0       | CTS_1       | CTS_2       | CTS_3  |         |         |             |
|               | RTS_0       | RTS_1       | RTS_2       | RTS_3  |         |         |             |
|               | TXD_0       | TXD_1       | TXD_2       | TXD_3  |         |         |             |
|               | RXD_0       | RXD_1       | RXD_2       | RXD_3  |         |         |             |
| LPUART        | CTS_LP      |             |             |        |         |         |             |
|               | RTS_LP      |             |             |        |         |         |             |
|               | TXD_LP      |             |             |        |         |         |             |
|               | RXD_LP      |             |             |        |         |         |             |
| PWM           | T1_CH1/     | T1A_CH1/    | T1B_CH1     | T2_CH1 | T2A_CH1 | T2B_CH1 | T2C_CH1     |
| Independent   | T1_CH2/     | T1A_CH2/    | T1B_CH2     | T2_CH2 | T2A_CH2 | T2B_CH2 | T2C_CH2     |
| output        | T1_CH3/     | T1A_CH3/    | T1B_CH3     | T2_CH3 | T2A_CH3 | T2B_CH3 | T2C_CH3     |
|               | T1_CH4/     | T1A_CH4/    | T1B_CH4     | T2_CH4 | T2A_CH4 | T2B_CH4 | T2C_CH4     |
|               | PCA_CH0/    |             |             |        |         |         |             |
|               | PCA_CH1/    |             |             |        |         |         |             |
|               | PCA_CH2/    |             |             |        |         |         |             |
|               | PCA_CH3/    |             |             |        |         |         |             |
|               | PCA_CH4/    |             |             |        |         |         |             |
| PWM           | T1_CH1, 1N  | T1A_CH1, 1N | T1B_CH1, 1N |        |         |         |             |
| Complementary | T1_CH2, 2N  | T1A_CH2, 2N | T1B_CH2, 2N |        |         |         |             |
| outputs       | T1_CH3, 3N  | T1A_CH3, 3N | T1B_CH3, 3N |        |         |         |             |

Table 5 Serial Interface Description Table

Note.

**PWM complementary** outputs : Tx\_CHx -> Positive, Tx\_CHxN -> Negative



## [3] Memory Mapping



P.23



## 【4】 Typical Application Circuit



Figure 6 Typical Application Circuit Diagram



## [5] Electrical Characteristics

#### 5.1 Test conditions

Unless otherwise specified, all voltages are referenced to VSS.

#### 5.1-1 Minimum and maximum values

Unless otherwise stated, all minimum and maximum values are guaranteed at the worst ambient temperature, supply voltage and clock frequency conditions by testing 100% of the products on the production line at ambient temperatures  $T_A = 25$ °C and  $T_{A = Top,Max}$  ( $Top_{Max}$  matches the temperature range corresponding to the selected Part Number).

In the notes below each table, it is stated that the data obtained through comprehensive evaluation, design simulation and/or process characterization will not be tested on the production line; on the basis of the comprehensive evaluation, the minimum and maximum values are obtained by taking the average of the samples tested and adding or subtracting three times the standard distribution (mean  $\pm 3\Sigma$ ).

#### 5.1-2Typeical values

Typeical data is based on  $T_A$  =25°C and VDD=3.3V (2.5V  $\leq$  VDD  $\leq$  5.5V voltage range) unless otherwise noted. These data are for design guidance only and have not been tested.

Typeical ADC accuracy values are obtained by sampling a standardized batch, tested over all temperature ranges, with 95% of the products having an error less than or equal to the value given (average  $\pm 2\Sigma$ ).



#### 5.2 Absolute maximum ratings

| Symbol                | Parameter            | Conditions | Min     | Туре | Max     | Unit |
|-----------------------|----------------------|------------|---------|------|---------|------|
| VDD-VSS               | External main supply |            | 2.5     |      | 5.5     | V    |
| AVDD-AVSS             | voltage              |            | 2.3     |      | 5.5     | V    |
| V <sub>IO</sub>       | IO voltage           |            | -0.3    |      | VDD+0.3 | V    |
| T <sub>STG</sub>      | Storage temperature  |            | -40     | 25   | 150     | °C   |
| T <sub>OP</sub>       | Work temperature     |            | -40     | 25   | 85      | °C   |
| F <sub>CPU</sub>      | CPU work frequency   |            | 32.768K | 24M  | 64M     | Hz   |
| V <sub>ESD, HBM</sub> | Refer to 5.3-10.1    |            |         |      |         |      |
| V <sub>ESD, CDM</sub> | Refer to 5.3-10.1    |            |         |      |         |      |
| V <sub>ESD, MM</sub>  | Refer to 5.3-10.1    |            |         |      |         |      |

#### Note:

- 1. CP tests high temperature 85°C, and low temperature -40°C. And high temperature 85°C chip level test is only tested in laboratory and Production Quality Qualification.
- 2. Frequency test method: The 64MHz frequency is tested in the CP test, and Final Test only focuses on the defects of the packaging process.



#### 5.3 Operating conditions

#### 5.3-1 General operating Conditions

| Symbol          | Parameter                  | Conditions | Min  | Max | Unit | Reference         |
|-----------------|----------------------------|------------|------|-----|------|-------------------|
| VDD             | Standard operating voltage | -          | 2.5  | 5.5 | V    |                   |
| C <sub>S</sub>  | VCAP Capacitors            | -          | 0.47 | 2.2 | μF   | Recommended 1.0µF |
| T <sub>OP</sub> | Operating temperature      |            | -40  | 85  | °C   |                   |

#### Note:

- 1. The recommended operating conditions are those that ensure the normal operation of the semiconductor chip. All specification values of electrical characteristics are guaranteed within the recommended operating conditions. Be sure to use semiconductor chips under recommended operating conditions. Use beyond this condition may affect semiconductor reliability.
- 2. The company does not guarantee the use of items, conditions of use or logical combinations not described in this data sheet. If the user considers using this chip outside the listed conditions, please contact the sales representative in advance.

#### 5.3-2 Operating conditions at power-up / power-down

| Symbol                               | Parameter                                                                                     | Conditions | Min | Туре | Max | Unit |
|--------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----|------|-----|------|
| V <sub>POR</sub><br>V <sub>BOR</sub> | POR voltage threshold (Rising voltage on VDD)  BOR voltage threshold (Falling voltage on VDD) |            | 2.2 | 2.25 | 2.3 | ٧    |

Note: Guaranteed by design, not tested in production



#### 5.3-3 Embedded Reset and LVD Characteristics



| Symbol             | Parameter                                                                 | Conditions                  | Min          | Туре | Max  | Unit |
|--------------------|---------------------------------------------------------------------------|-----------------------------|--------------|------|------|------|
|                    |                                                                           | lvd_cr[2:0] = 000<br>(4.4v) | <b>4</b> .20 | 4.39 | 4.54 |      |
|                    |                                                                           | lvd_cr[2:0] = 001<br>(4.0v) | 3.78         | 3.95 | 4.08 |      |
|                    |                                                                           | lvd_cr[2:0] = 010<br>(3.6v) | 3.44         | 3.59 | 3.72 |      |
| Vleve              | VDD                                                                       | lvd_cr[2:0] = 011<br>(3.3v) | 3.14         | 3.29 | 3.4  | V    |
| vieve              | Detectable threshold                                                      | lvd_cr[2:0] = 100<br>(3.1v) | 2.90         | 3.04 | 3.16 | V    |
|                    |                                                                           | lvd_cr[2:0] = 101<br>(2.9v) | 2.70         | 2.82 | 2.92 |      |
|                    |                                                                           | lvd_cr[2:0] = 110<br>(2.7v) | 2.52         | 2.63 | 2.72 |      |
|                    |                                                                           | lvd_cr[2:0] = 111<br>(2.5v) | 2.36         | 2.46 | 2.54 |      |
| I <sub>comp</sub>  | Detector's current                                                        | @25°C                       | 0.7          | 1    | 1.3  | μΑ   |
| Tresponse          | Detector's response time when VDD fall below or rise above the threshold. | @25°C                       | 2            | 3    | 4    | μs   |
| T <sub>setup</sub> | Detector's setup time when ENABLE.  VDD unchanged.                        | @25°C                       | 3            | 5    | 10   | μs   |

Note: Data based on evaluation results, not tested in production.



#### 5.3-4 Built-in Reference Voltage

| Symbol             | Parameter                                                         | Conditions           | Min          | Туре   | Max          | Unit |
|--------------------|-------------------------------------------------------------------|----------------------|--------------|--------|--------------|------|
| V <sub>CAP</sub>   | Internal 2.5V Reference<br>Voltage                                | -40~85°C<br>2.8~5.5V | 2.54*(1-5%)  | 2.54V  | 2.54*(1+5%)  | V    |
| V <sub>2.048</sub> | Internal 2.048V<br>Reference Voltage                              | -40~85°C<br>2.8~5.5V | 2.048*(1+5%) | 2.048V | 2.048*(1+5%) | V    |
| T <sub>START</sub> | Built-in reference<br>voltage V <sub>2.048</sub> Start-up<br>time |                      | 4            |        |              | us   |
| TS_temp            | Reading V <sub>2,048</sub> ADC sampling time                      |                      | 5            |        |              | us   |

#### Note:

(1\*): Guaranteed by design, not tested in production.

| Built-in reference voltage V2.048  Calibration value Name | Description                                                     | Stored address          |
|-----------------------------------------------------------|-----------------------------------------------------------------|-------------------------|
| VREFINT_CAL                                               | VREFINT ADC raw data acquired at temperature of 25° C, VDD=3.3V | 0x1800_002C~0x1800_002D |



#### 5.3-5 Supply Current Characteristics

| Symbol                  | Parameter                                                 |                                          |                                          | Туре     | Max   | Unit  |      |
|-------------------------|-----------------------------------------------------------|------------------------------------------|------------------------------------------|----------|-------|-------|------|
|                         |                                                           |                                          |                                          | 4M       | 223.8 | 270.6 |      |
|                         |                                                           |                                          | Clocksource:HIRC                         | 8M       | 293.5 | 333.5 |      |
| I <sub>DD</sub><br>(Run | All Peripherals clock OFF,                                | V <sub>core</sub> =1.2V                  | HCLK=HIRC<br>PLL off                     | 16M      | 430   | 469   |      |
| Mode in<br>RAM)         | Run while(1) in RAM                                       | VDD=2.5V-5.5V                            |                                          | 24M      | 566   | 603   | μA   |
| KAIVI)                  | III KAWI                                                  |                                          | Clocksource:HXT(8M)                      | 32M      | 1402  | 1495  |      |
|                         |                                                           |                                          | HCLK=PLL, HIRC Off                       | 64M      | 1811  | 1908  |      |
|                         |                                                           |                                          |                                          | 4M       | 697   | 768   |      |
|                         |                                                           |                                          | Clocksource:HIRC                         | 8M       | 1161  | 1268  |      |
|                         | All Peripherals clock ON, Run                             | V <sub>core</sub> =1.2V                  | HCLK=HIRC<br>PLL off                     | 16M      | 2110  | 2274  |      |
|                         | while(1) in<br>Flash                                      | VDD=2.5V-5.5V                            |                                          | 24M      | 3046  | 3260  | μA   |
|                         | riasri                                                    |                                          | Clocksource:HXT(8M)                      | 32M      | 4450  | 4600  |      |
|                         |                                                           |                                          | HCLK=PLL, HIRC Off                       | 64M      | 6340  | 6500  |      |
|                         |                                                           | V <sub>core</sub> =1.2V<br>VDD=2.5V-5.5V | Clocksource:HIRC                         | 4M       | 449   | 485   |      |
| I <sub>DD</sub><br>(Run | All Peripherals<br>clock OFF,<br>Run while(1)<br>in Flash |                                          |                                          | 8M       | 644   | 699   | - μA |
|                         |                                                           |                                          | HCLK=HIRC,PLL off                        | 16M      | 1040  | 1132  |      |
|                         |                                                           |                                          |                                          | 24M      | 1435  | 1565  |      |
| Mode in FLASH)          |                                                           |                                          | Clocksource:HXT(8M)                      | 32M      | 2550  | 2690  |      |
| PLASII)                 |                                                           |                                          | HCLK=PLL,HIRC Off                        | 64M      | 3560  | 3740  |      |
|                         |                                                           | V <sub>core</sub> =1.2V                  | Clocksource:<br>LXT32.768KHz<br>Driver=1 | Ta=-40°C | 160.2 | 173.8 | μΑ   |
|                         | All Peripherals clock ON, Run                             |                                          |                                          | Ta=25°C  | 162.3 | 177.8 |      |
|                         | while(1) in<br>Flash                                      | VDD=2.5V-5.5V                            |                                          | Ta=50°C  | 166.9 | 176.4 |      |
|                         | Flasii                                                    |                                          |                                          | Ta=85°C  | 175.8 | 189.4 |      |
|                         |                                                           |                                          |                                          | Ta=-40°C | 158.1 | 171.8 |      |
|                         | All Peripherals clock OFF,                                | V <sub>core</sub> =1.2V                  | Clocksource:                             | Ta=25°C  | 159.9 | 174.8 |      |
|                         | Run while(1) in Flash                                     | VDD=2.5V-5.5V                            | LXT32.768KHz<br>Driver=1                 | Ta=50°C  | 164.7 | 174.2 | μA   |
|                         | III I Iasii                                               |                                          |                                          | Ta=85°C  | 173.5 | 187.1 |      |
|                         |                                                           |                                          |                                          | 4M       | 430   | 456.5 |      |
|                         | All Peripherals                                           | V <sub>core</sub> =1.2V                  | Ola alsa asses ad IIDO                   | 8M       | 701   | 730.3 |      |
|                         | clock ON                                                  | VDD=2.5V-5.5V                            | Clocksource:HIRC                         | 16M      | 1241  | 1279  | μA   |
| I <sub>DD</sub> (Sleep  |                                                           |                                          |                                          | 24M      | 1816  | 1816  |      |
| Mode)                   |                                                           |                                          |                                          | 4M       | 204.5 | 229.4 |      |
|                         | All Peripherals                                           | V <sub>core</sub> =1.2V                  | Clasks sure = 1 UDC                      | 8M       | 247.1 | 272.8 | μA   |
|                         | clock OFF                                                 | VDD=2.5V-5.5V                            | Clocksource:HIRC                         | 16M      | 333   | 385.5 |      |
|                         |                                                           |                                          |                                          | 24M      | 415   | 442.7 |      |



| Symbol                         | Parameter                                   |                                          | Conditions               |          | Туре | Max   | Unit |  |
|--------------------------------|---------------------------------------------|------------------------------------------|--------------------------|----------|------|-------|------|--|
|                                |                                             |                                          |                          | Ta=-40°C | 77.8 | 94.6  |      |  |
|                                | All Peripherals                             | V <sub>core</sub> =1.2V                  | Clocksource:             | Ta=25°C  | 79.5 | 90.2  |      |  |
|                                | clock ON                                    | VDD=2.5V-5.5V                            | LXT32.768KHz<br>Driver=1 | Ta=50°C  | 81.5 | 93.5  | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 89.1 | 101.6 |      |  |
|                                |                                             |                                          |                          | Ta=-40°C | 75.8 | 92.5  |      |  |
|                                | All Peripherals                             | V <sub>core</sub> =1.2V                  | Clocksource:             | Ta=25°C  | 77   | 88.2  |      |  |
|                                | clock OFF                                   | VDD=2.5V-5.5V                            | LXT32.768KHz<br>Driver=1 | Ta=50°C  | 79.1 | 91.5  | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 87.2 | 99.7  |      |  |
|                                | All Peripherals                             |                                          |                          | Ta=-40°C | 0.9  | 1     |      |  |
|                                | clock OFF,                                  | V <sub>core</sub> =1.2V                  | Clocksource:             | Ta=25°C  | 1.1  | 1.3   |      |  |
|                                | except RTC,<br>IWDG, LPTIM,                 | VDD=2.5V-5.5V                            | SIRC32.768KHz            | Ta=50°C  | 2    | 3     | μA   |  |
|                                | AWK                                         |                                          |                          | Ta=85°C  | 7.3  | 11.2  |      |  |
|                                |                                             | V <sub>core</sub> =1.2V<br>VDD=2.5V-5.5V | Clocksource:             | Ta=-40°C | 0.9  | 0.9   |      |  |
|                                | All Peripherals<br>clock OFF,<br>except RTC |                                          |                          | Ta=25°C  | 1.1  | 1.3   |      |  |
|                                |                                             |                                          | SIRC32.768KHz            | Ta=50°C  | 1.9  | 2.8   | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 7.3  | 11.1  |      |  |
|                                | All D                                       | V <sub>core</sub> =1.2V                  | =1.2V Clocksource:       | Ta=-40°C | 0.9  | 1     | μA   |  |
|                                | All Peripherals clock OFF,                  |                                          |                          | Ta=25°C  | 1.1  | 1.3   |      |  |
|                                | except IWDG                                 | VDD=2.5V-5.5V                            | SIRC32.768KHz            | Ta=50°C  | 1.9  | 2.8   |      |  |
| I <sub>DD</sub> (Deep<br>Sleep |                                             |                                          |                          | Ta=85°C  | 7.3  | 11.1  | 1    |  |
| Mode)                          |                                             |                                          |                          | Ta=-40°C | 0.9  | 0.9   |      |  |
|                                | All Peripherals clock OFF,                  | V <sub>core</sub> =1.2V                  | Clocksource:             | Ta=25°C  | 1.1  | 1.3   |      |  |
|                                | except LPTIM                                | VDD=2.5V-5.5V                            | SIRC32.768KHz            | Ta=50°C  | 1.9  | 2.8   | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 7.3  | 11.1  |      |  |
|                                |                                             |                                          |                          | Ta=-40°C | 0.8  | 0.9   |      |  |
|                                | All Peripherals clock OFF,                  | V <sub>core</sub> =1.2V                  | Clocksource:             | Ta=25°C  | 1.1  | 1.3   | ^    |  |
|                                | except AW                                   | VDD=2.5V-5.5V                            | SIRC32.768KHz            | Ta=50°C  | 1.9  | 2.8   | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 7.4  | 11    |      |  |
|                                |                                             |                                          |                          | Ta=-40°C | 0.6  | 0.7   |      |  |
|                                | All Peripherals                             | V <sub>core</sub> =1.2V                  |                          | Ta=25°C  | 0.7  | 1     |      |  |
|                                | clock OFF                                   | VDD=2.5V-5.5V                            |                          | Ta=50°C  | 1.7  | 2.6   | μA   |  |
|                                |                                             |                                          |                          | Ta=85°C  | 7    | 10.9  |      |  |

#### Note:

- 1. Data based on TT Wafer appraisal results, not tested in production
- 2. Typeical values are measured at Ta=25°C, VDD=3.3V unless otherwise noted.
- 3. Unless otherwise specified, maximum values are measured at Ta=-40°C~85°C, VDD=2.5V~5.5V.



#### 5.3-6 Wakeup time from low-power modes

The wake-up time is the time the chip wakes up from deep sleep mode by an external interrupt. The clock source is  $HIRC.\ VDD = 3.3V$ 

| Symbol       | Parameter                        | Conditions          | Min | Type | Max | Unit |
|--------------|----------------------------------|---------------------|-----|------|-----|------|
| $T_{wakeup}$ | Deep sleep mode<br>to activemode | HIRC=24M<br>HCLK=4M | 80  | 85   | 90  | μs   |

Note: Data based on assessment results, not tested in production



#### 5.3-7 External Clock Source Characteristics

#### 5.3-7.1 Low-speed External Clock LXT

| Symbol                            | Parameter                                            | Condition                                                             | Min | Туре   | Max | Unit |
|-----------------------------------|------------------------------------------------------|-----------------------------------------------------------------------|-----|--------|-----|------|
| F <sub>SCLK</sub>                 | Crystal frequency                                    |                                                                       |     | 32.768 |     | KHz  |
| ESR <sub>SCLK</sub>               | Supportedcrystal<br>equivalent Series<br>resistance  |                                                                       | 40  | 65     | 85  | KOhm |
| R <sub>FB</sub>                   | Feedback resistance                                  |                                                                       |     | 1000   |     | KOhm |
| C <sub>SCLK</sub> <sup>(1)</sup>  | Supported crystal<br>external external load<br>range | There are two C <sub>SCLK</sub> on 2<br>crystal pins respectively     |     | 12     |     | pF   |
| Idd <sup>(2)</sup>                | Current consumption when stable                      | ESR=65KOhm<br>CSCLK=12pF<br>@max driving                              | 460 | 760    | 960 | nA   |
| DC <sub>SCLK</sub>                | Duty cycle                                           |                                                                       |     | 50     |     | %    |
| T <sub>start</sub> <sup>(3)</sup> | Start-up time                                        | ESR=65KOhm CSCLK=12pF<br>40%~60% duty cycle<br>Reached<br>Max @ 85 Co | 150 | 300    | 450 | ms   |

#### Note.

- (1) It is recommended that a crystal be used to give a reference value
- (2) RCC\_LXTCR.LXTDRV=0011, ESR=65K
- (3) Data based on appraisal results, not tested in production



#### 5.3-7.2 High-Speed External Clock HXT

| Symbol                           | Parameter                                      | Condition                                                    | Min | Туре | Max  | Unit |
|----------------------------------|------------------------------------------------|--------------------------------------------------------------|-----|------|------|------|
| F <sub>FCLK</sub>                | Crystal frequency                              |                                                              | 4   | 16   | 24   | MHz  |
| ESR <sub>FCLK</sub>              | Supported crystal equivalent series resistance |                                                              | 30  | 60   | 1500 | Ohm  |
| C <sub>FCLK</sub> <sup>(1)</sup> | Supported crystal external external load range | There are 2 C <sub>FCLK</sub> on 2 crystal pins individually |     | 12   |      | pF   |
| Idd <sup>(2)</sup>               | Supported crystal external external load range | 24MHz Xtal<br>ESR=30Ohm<br>C <sub>FCLK</sub> =12pF           | 200 | 300  | 400  | μА   |
| DC <sub>FCLK</sub>               | Duty cycle                                     |                                                              | 45  | 50   | 55   | %    |
| Tstart                           | Start up time                                  | 24M                                                          | 450 | 550  | 650  | μΑ   |

#### Note.

- (1) It is recommended that a crystal be used to give a reference value.
- (2) Current consumption could vary with oscillating frequency, RCC\_HXTCR.HXTDRV=111.
- (3) Data based on appraisal results, not tested in production.



#### 5.3-7.3 PLL Characterization

| Symbol               | Parameter                        | Condition                                         | Min          | Туре | Max           | Unit |
|----------------------|----------------------------------|---------------------------------------------------|--------------|------|---------------|------|
| F <sub>clkin</sub>   | PLL Input Reference<br>Frequency |                                                   |              | 4    |               | MHz  |
| F <sub>out</sub>     | PLL Output Frequency             |                                                   | 32           |      | 64            | MHz  |
| Fvco                 | VCO                              |                                                   | 128          |      | 192           | MHz  |
| Tstable              | stabilization time               | VDD = 5V<br>PLLTRIM = 0x92<br>PLLSTARTUP[1:0] = 0 | 105          |      | 143           | us   |
| Idd <sub>(PLL)</sub> | Current consumption              | VDD = 5V                                          | 450          | 520  | 600           | μΑ   |
| DC <sub>FCLK</sub>   | Duty cycle                       |                                                   | 40           | 50   | 60            | %    |
| F <sub>PJ</sub>      | period Jitter                    | PLL output 64MHz                                  | 0.75<br>@-40 | 2    | 3.6<br>@90 C° | ns   |



#### 5.3-8 Internal Clock Source Characteristics

#### 5.3-8.1 High-speed internal RC oscillator (HIRC)

| Symbol                             | Parameter                                        | Condition                          | Min    | Type                     | Max    | Unit |
|------------------------------------|--------------------------------------------------|------------------------------------|--------|--------------------------|--------|------|
| FMCLK                              | Internal RC Oscillation frequency                |                                    | 4.0    | 4.0<br>8.0<br>16.0<br>24 | 24     | MHz  |
| T <sub>Mstart</sub> <sup>(1)</sup> | Start-up time Not including software calibration | F <sub>MCLK</sub> =4MHz            | 3.17   | 3.32                     | 3.41   | μs   |
|                                    |                                                  | F <sub>MCLK</sub> =8MHz            | 3.18   | 3.32                     | 3.41   | μs   |
|                                    |                                                  | F <sub>MCLK</sub> =16MHz           | 3.25   | 3.33                     | 3.47   | μs   |
|                                    |                                                  | F <sub>MCLK</sub> =24MHz           | 3.19   | 3.29                     | 3.37   | μs   |
|                                    | Current consumption                              | F <sub>MCLK</sub> =4MHz            | 92.7   | 104.62                   | 113.81 | μA   |
| I <sub>MCLK</sub>                  |                                                  | F <sub>MCLK</sub> =8MHz            | 105.59 | 115.59                   | 123.89 | μA   |
|                                    |                                                  | F <sub>MCLK</sub> =16MHz           | 123.75 | 133.41                   | 144.67 | μA   |
|                                    |                                                  | F <sub>MCLK</sub> =24MHz           | 143.31 | 153.25                   | 166.93 | μA   |
| DCMCLK                             | Duty cycle                                       |                                    | 45     | 50                       | 55     | %    |
| D <sub>evM</sub>                   | Frequency Deviation                              | VDD = 2.5V~5.5V<br>Ta = -40°C~85°C | -2.5   |                          | +2.5   | %    |

Note: Data based on assessment results, not tested in production.

#### 5.3-8.2 Low-speed internal RC oscillator (SIRC)

| Symbol                             | Parameter               | Condition       | Min    | Туре   | Max    | Unit |
|------------------------------------|-------------------------|-----------------|--------|--------|--------|------|
| F <sub>ACLK</sub>                  | Internal RC Oscillation |                 | 37.83  | 38.43  | 38.97  | KHz  |
|                                    | frequency               |                 | 32.28  | 32.768 | 33.26  |      |
| T <sub>Astart</sub> <sup>(1)</sup> | Start-up time           | 38K             | 93.80  | 101.63 | 105.49 | ше   |
|                                    |                         | 32K             | 111.31 | 115.65 | 118.98 | μs   |
| I <sub>ACLK</sub>                  | Current consumption     | 38K             | 0.14   | 0.38   | 0.88   | uA   |
|                                    |                         | 32K             | 0.13   | 0.25   | 0.59   | uΛ   |
| DC <sub>ACLK</sub>                 | Duty cycle              | 38K             | 39.55  | 48.25  | 54.12  | %    |
|                                    |                         | 32K             | 39.83  | 48.12  | 53.80  | 70   |
| D <sub>evA</sub>                   | Frequency Deviation     | VDD = 2.5V~5.5V |        |        |        |      |
|                                    |                         | Ta = -40°C~85°C | -10    |        | 10     | %    |
|                                    |                         | 32K             |        |        |        |      |

Note: Data based on assessment results, not tested in production.



#### 5.3-9 Flash characteristics

| Symbol                    | Parameter                         | Condition | Min | Туре | Max | Unit   |
|---------------------------|-----------------------------------|-----------|-----|------|-----|--------|
| EC <sub>flash</sub>       | Sector Endurance                  |           | 20k |      |     | cycles |
| RET <sub>flash</sub>      | Data Retention                    |           | 20  |      |     | Years  |
| $T_{prog}$                | Byte/Half Word/Word  Program Time |           |     | 65   | 86  | μs     |
| T <sub>Sector-erase</sub> | Sector Erase Time                 |           |     | 3    | 3.7 | ms     |
| T <sub>Chip-erase</sub>   | Chip Erase Time                   |           |     | 29   | 39  | ms     |

#### 5.3-10 Electromagnetic Sensitivity Characterization

#### 5.3-10.1 ESD Characteristics

| Symbol                | Parameter                | Condition | Min | Туре | Max | Unit |
|-----------------------|--------------------------|-----------|-----|------|-----|------|
| V <sub>ESD, HBM</sub> | ESD @ Human Body Mode    |           | 5   |      |     | KV   |
| V <sub>ESD, CDM</sub> | ESD @ Charge Device Mode |           | 1   |      |     | KV   |
| V <sub>ESD, MM</sub>  | ESD @ Machine Mode       |           | 400 |      |     | V    |
| I <sub>Latchup</sub>  | Latch up current         |           | 200 |      |     | mA   |

#### 5.3-10.2 Static Latch-Up

Two complementary static tests are required on 3 parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin .

These tests are compliant with EIA/JESD 78A IC latch-up standard.

| Symbol | Parameter             | Condition                         | Туре         |
|--------|-----------------------|-----------------------------------|--------------|
| LU     | Static latch-up class | TA = +25 °C conforming to JESD78A | Class I Leve |



#### 5.3-11 I/O Port Characteristics

#### 5.3-11.1 Output Characteristics - Port PA,PB,PC,PD

| Symbol                                | Parameter                        | Condition                                | Min     | Max     | Unit |
|---------------------------------------|----------------------------------|------------------------------------------|---------|---------|------|
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | High level                       | Sourcing 4 mA, VDD = 3.3 V (see Note 1)  | VDD-0.2 |         | \    |
| V <sub>OH</sub>                       | Output voltage<br>Source Current | Sourcing 6 mA, VDD = 3.3 V (see Note 2)  | VDD-0.3 |         | V    |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Low level output                 | Sinking 4 mA, VDD = 3.3 V (see Note 1)   |         | VSS+0.2 | V    |
| V <sub>OL</sub>                       | voltage Sink<br>Current          | Sinking 6 mA, VDD = 3.3 V (see Note 2)   |         | VSS+0.3 | V    |
|                                       | High level output                | Sourcing 8 mA, VDD = 3.3 V (see Note 1)  | VDD-0.2 |         | V    |
| V <sub>OHD</sub>                      | voltage Double<br>Source Curre   | Sourcing 12 mA, VDD = 3.3 V (see Note 2) | VDD-0.3 |         | V    |
| N/                                    | Low level output voltage Double  | Sinking 8 mA, VDD = 3.3 V (see Note 1)   |         | VSS+0.2 | V    |
| V <sub>OLD</sub>                      | Sink<br>Current                  | Sinking 12 mA, VDD = 3.3 V (see Note 2)  |         | VSS+0.3 | V    |

#### Note:

- 1. Single output PIN maximum current is 12mA, IVDD Max = 80mA, IVSS Max = 100mA.
- 2. Derived from a comprehensive assessment and not tested in production.



#### 5.3-11.2 Input Characteristics - Port PA,PB,PC,PD

| Symbol                | Parameter                              | Condition       | Min | Туре | Max | Unit   |
|-----------------------|----------------------------------------|-----------------|-----|------|-----|--------|
|                       |                                        | VDD=2.5         | 1.4 |      |     | V      |
| $V_{IT+}$             | Positive-going input threshold voltage | VDD=3.3         | 1.8 |      |     | V      |
|                       | an control voltage                     | VDD=5.5         | 3   |      |     | V      |
|                       | Negative-going input threshold voltage | VDD=2.5         |     |      | 0.9 | V      |
| V <sub>IT</sub> -     |                                        | VDD=3.3         |     |      | 1.3 | V      |
|                       | a a constant contage                   | VDD=5.5         |     |      | 2.4 | V      |
|                       |                                        | VDD=2.5         |     | 0.5  |     | \      |
| V <sub>hys</sub>      | Input voltage hysteresis (VIT+ - VIT-) | VDD=3.3         |     | 0.5  |     | \<br>\ |
|                       | (,                                     | VDD=5.5         |     | 0.6  |     | V      |
| Rpullhigh             | Pullup Resistor                        | Pullup enable   | 40  | 50   | 60  | Kohm   |
| R <sub>pulldown</sub> | Pulldown Resistor                      | Pulldown enable | 60  | 80   | 100 | Kohm   |
| C <sub>input</sub>    | Input Capacitance                      |                 |     | 5    |     | pf     |

Note: Derived from a comprehensive assessment and not tested in production.

#### 5.3-11.3 Port Leakage Characteristics - Port PA,PB,PC,PD

| Symbol           | Parameter       | Condition     | Min         | Max | Unit |
|------------------|-----------------|---------------|-------------|-----|------|
| I <sub>lkg</sub> | Leakage current | See Note 1, 2 | 2.5V / 3.6V | ±50 | nA   |

#### Notes.

- 1. The leakage current is measured with VSS or VDD applied to the corresponding pin(s), unless otherwise noted.
- 2. The port pin must be selected as input.
- 3. Derived from a comprehensive assessment and not tested in production.



#### 5.3-11.4 Port External Input Sampling Requirements - Timer Gate/Timer Clock

| Symbol           | Parameter                            | Condition                                                  | Min | Max                     | Unit |
|------------------|--------------------------------------|------------------------------------------------------------|-----|-------------------------|------|
| T(int)           | External interrupt timing            | External trigger signal for the interrupt flag(see Note 1) | 255 |                         | ns   |
| T(cap)           | Timer Captuter timing                | TIM1/TIM2 capture pulse width Fsystme =4MHz                | 25  |                         | μs   |
| f <sub>EXT</sub> | Timer clock frequency applied to pin | TIM1,TIM2,TIM10,TIM11 external clock input Fsystme =4MHz   | 0   | f <sub>TIMxCLK</sub> /4 | MHz  |
| T(PCA)           | PCA clock frequency applied to pin   | PCA external clock input Fsystme<br>=4MHz                  | 0   | f <sub>PCACLK</sub> /4  | MHz  |

#### Note.

- 1. The external signal sets the interrupt flag every time the minimum t(int) parameters are met. It may be set even with trigger signals shorter than t(int).
- 2. Derived from a comprehensive assessment and not tested in production.



#### 5.3-12 ADC Characterization



Figure 7 ADC Block Diagram

| Symbol                | Parameter                | Condition    | Min | Type  | Max  | Unit |
|-----------------------|--------------------------|--------------|-----|-------|------|------|
| VDDA                  | Supply Voltage           |              | 2.5 |       | 5.5  | V    |
| V <sub>ADCIN</sub>    | Input voltage range      | Single ended | 0   |       | VREF | V    |
|                       |                          |              |     | VDDA  |      | V    |
| $V_{REF}$             | ADC Reference Voltage    | VCAP         |     | 2.55  |      | V    |
|                       |                          |              |     | 2.048 |      | V    |
| fs                    | ADC Sample Rate          | @VDD>2.5V    |     | 1     |      | MHz  |
| I <sub>ADC</sub>      | ADC Power Consumption    | @fs=1Mhz     | 0.7 | 0.9   | 1.2  | mA   |
| C <sub>ADC</sub>      | ADC input capacitance    |              |     | 16    | 18.4 | pF   |
| R <sub>ADC</sub>      | ADC Sampling switch      |              |     | 0.6   |      | kΩ   |
| F <sub>ADCCLK</sub>   | ADC clock Frequency      |              | 0.5 | 4     | 24   | MHz  |
| T <sub>ADCSTART</sub> | Startup time of ADC bias |              | 2   | 3     | 4    | μs   |



| Symbol               | Parameter                  | Condition    | Min | Туре | Max  | Unit   |
|----------------------|----------------------------|--------------|-----|------|------|--------|
| T <sub>ADCCONV</sub> | Conversion time            |              |     | 16   | 20   | cycles |
| ENOB                 |                            |              | 9.5 | 10   | 10.4 | Bit    |
| DNL                  | Differential non-linearity |              |     | ±1   | 3    | LSB    |
| INL                  | Integral non-linearity     | uncalibrated | -7  | ±1   | 7    | LSB    |
| E <sub>o</sub>       | Offset error               | VREF=VDD     | -6  | ±1   | 6    | LSB    |
| E <sub>g</sub>       | Gain error                 |              | -6  | ±1   | 6    | LSB    |
| DNL                  | Differential non-linearity |              | -1  | ±1   | 3    | LSB    |
| INL                  | Integral non-linearity     | Calibrated   | -5  | ±1   | 5    | LSB    |
| E <sub>o</sub>       | Offset error               | VREF=VDD     | -2  | ±1   | 2    | LSB    |
| E <sub>g</sub>       | Gain error                 |              | -4  | ±1   | 4    | LSB    |
| DNL                  | Differential non-linearity |              | -1  |      | 23   | LSB    |
| INL                  | Integral non-linearity     | uncalibrated | -54 |      |      | LSB    |
| E <sub>o</sub>       | Offset error               | VREF=2.048V  | -54 |      |      | LSB    |
| E <sub>g</sub>       | Gain error                 |              |     |      | 14   | LSB    |
| DNL                  | Differential non-linearity |              | -1  |      | 12   | LSB    |
| INL                  | Integral non-linearity     | Calibrated   | -10 |      | 19   | LSB    |
| E <sub>o</sub>       | Offset error               | VREF=2.048V  |     | 0    |      | LSB    |
| Eg                   | Gain error                 |              | -6  |      |      | LSB    |

Note: Guaranteed by design, not tested in production



#### 5.3-12.1 ADC Input Impedance

Typeical ADC connection diagram as below.



Figure 8 Typeical ADC Application Diagram

- 1. C<sub>parasitic</sub> is the capacitance on the PCB, and its capacitance value size depends on the PCB line configuration (about 7pF). If the capacitance is too large, the ADC accuracy will be reduced or the ADC clock frequency will need to be reduced to maintain ADC accuracy.
- 2. The maximum  $R_{AIN}$  value in Table (B) is obtained by referring to  $C_{ADC}$  and  $R_{ADC}$  in the ADC specification table and Figure 8.

| I ab           | ie (b). KAIN correspo    | onus to IAL | CCLK                    |
|----------------|--------------------------|-------------|-------------------------|
| <i>t₅</i> (µs) | f <sub>ADCCLK</sub> (Hz) | SAM         | $R_{AIN}$ (k $\Omega$ ) |
| 0.167          | 24M                      | 4           | 0.05                    |
| 0.333          | 12M                      | 4           | 0.5                     |
| 0.667          | 6M                       | 4           | 2.0                     |
| 2.67           | 3M                       | 8           | 10                      |
| 5.33           | 1.5M                     | 8           | 20                      |
| 10.7           | 0.75M                    | 8           | 40                      |
| 21.3           | 0.375M                   | 8           | 50                      |

Table (B). RAIN corresponds to fADCCLK



#### 5.3-13 VC Characteristics



Figure 9 VC Block Diagram

| Symbol             | Parameter               | Condition | Min  | Туре  | Max   | Unit |
|--------------------|-------------------------|-----------|------|-------|-------|------|
| V <sub>in</sub>    | Input voltage range     |           | 0    |       | 5.5   | ٧    |
| V <sub>incom</sub> | Input common mode range |           | 0    |       | 5.5   | V    |
| V <sub>offse</sub> | Input offset            | @25°C     |      | ±10   |       | mV   |
| I <sub>comp</sub>  | Comparator's current    |           | 8.26 | 9.473 | 11.1  | μΑ   |
| Tresponse          | Comparator's response   |           | 40ns | 150ns | 280ns | ns   |

Note: Data based on assessment results, not tested in production



#### 5.3-14 DAC Characteristics

| Symbol                | Parameter                                                                                                                                              | Condition                      | Min | Туре | Max | Unit |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|------|-----|------|
| VDDA                  | Analog supply voltage                                                                                                                                  | -                              | 2.5 | 3.3  | 5.5 | V    |
| DNL                   | Differential non-linearity<br>(deviation between two<br>consecutive codes - 1LSB)                                                                      | -                              | -   | ±1-  |     | LSB  |
| INL                   | ntegral non-linearity (Deviation between the value measured at code 1 and the line between code 0 and code 1023)                                       |                                |     | ±1   |     | LSB  |
| Offset                | Offset error (Difference between the measured value at code (0x80) and the ideal value VDDA/2)                                                         | -                              |     | ±2-  |     | LSB  |
| T <sub>SETTLING</sub> | Settling time  (Full scale: for 8-bit input code conversion between the lowest and highest input codes until DAO/DA1 reaches its final value of ±4LSB) | CLOAD ≤<br>50pF RLOAD<br>≥ 5kΩ | )-  | -    | 8   | μs   |



#### 5.3-15 OPA Characteristics



Figure 10 OPA Block Diagram

 $V_{OP1\_O} = V_{DACO} + (v_{OP1\_INP-VOP1\_INN})*GAIN1 GAIN1 = R2/R1 = 16 \; (As \; SW1[0], \; SW1[2] \; on)$ 

 $V_{OP2_O} = V_{DACO} + (v_{OP1_INP-VOP1_INN})*GAIN2 GAIN2 = R2/R1 = 16 (As SW1[0], SW1[2] on)$ 



OPA: (AVDD=2.5V  $\sim$  5.5 V, AVSS=0 V, Ta=-  $40^{\circ}$ C  $\sim$  +85 $^{\circ}$ C)

| Symbol             | Parameter                              | Condition                                             | Min                   | Type | Max  | Unit  |
|--------------------|----------------------------------------|-------------------------------------------------------|-----------------------|------|------|-------|
| $V_{DDA}$          | Analog supply voltage                  |                                                       | 2.5                   |      | 5.5  | V     |
| CMIR               | Common mode                            | Except differential mode                              | 0                     |      | VDDA | V     |
|                    | input range                            | Differential mode                                     | -0.2                  |      | VDDA | V     |
| Vio                | Input offset voltage                   | OPA1                                                  | -4                    |      | 4    | mV    |
| VIO                | (follower mode)                        | OPA2                                                  | -4                    |      | 4    | mV    |
| △Vio               | Input offset<br>voltage drift          | -40~85°C                                              | -6                    |      | 26   | μV/°C |
| $I_{LOAD}$         | Drive current                          |                                                       |                       |      | 50   | μΑ    |
| IOP                | Operating current                      | VDDA=5V                                               | 0.86                  | 0.88 | 0.89 | mA    |
| CMRR               | Common mode rejection ratio            | 0.2 <v<sub>CM <vdda-0.2<br>25°C</vdda-0.2<br></v<sub> |                       | 57.5 |      | dB    |
| PSRR               | Power supply rejection ratio           | 0.2 <v<sub>CM <vdda-0.2<br>25°C</vdda-0.2<br></v<sub> |                       | 59.4 |      | dB    |
| Rin                | Input Resistive<br>(Differential gain) |                                                       |                       | 20   |      | kΩ    |
| R <sub>LOAD</sub>  | Resistive load                         |                                                       | 100                   |      |      | kΩ    |
| $C_{LOAD}$         | Capacitive load                        |                                                       |                       |      | 40   | pF    |
| VOH <sub>SAT</sub> | High saturation voltage                | R <sub>LOAD</sub> =Min.<br>Input at V <sub>DDA</sub>  | V <sub>DDA</sub> -0.1 |      |      | V     |
| VOL <sub>SAT</sub> | Low saturation voltage                 | R <sub>LOAD</sub> =Min.<br>Input at 0V                |                       |      | 0.1  | V     |
|                    | Unit gain                              | Gain=1<br>@25°C                                       | 0.99                  | 1    | 1.01 |       |
|                    | Non-inverting gain                     | Gain=17<br>@25°C                                      |                       | 17   |      |       |
| PGA gain           | Inverting gain                         | Gain=-16<br>@25°C                                     |                       | -16  |      |       |
|                    | Differential gain                      | Gain=16                                               |                       | 16   |      |       |
|                    | (VDAC OP=1/2VDD) OP1 and OP2 shunt     | @25°C<br>Gain=16                                      |                       |      |      |       |
|                    | (VDAC OP=1/2VDD)                       | @25°C                                                 |                       | 256  |      |       |
| Gain<br>error      | PGA gain error                         | @25°C                                                 |                       | 1    |      | %     |
| PGA BW             | PGA bandwidth                          | Gain=1                                                |                       | 700  |      |       |



| Symbol | Parameter            | Condition                    | Min  | Туре | Max | Unit |
|--------|----------------------|------------------------------|------|------|-----|------|
|        | (Unit gain)          | C <sub>LOAD</sub> =10pF@25°C |      |      |     |      |
|        | PGA bandwidth        | Gain=17                      |      | 1000 |     |      |
|        | (Non-inverting gain) | C <sub>LOAD</sub> =10pF@25°C |      | 1000 |     |      |
|        | PGA bandwidth        | Gain=-16                     |      | 1000 |     |      |
|        | (Inverting gain)     | C <sub>LOAD</sub> =10pF@25°C |      | 1000 |     |      |
|        | PGA bandwidth        | Gain=16                      | 1000 |      |     |      |
|        | (Differential gain)  | C <sub>LOAD</sub> =10pF@25°C |      | 1000 |     |      |

#### 5.3-16 TIM Timer Features

| Symbol             | Parameter                            | Condition                                                   | Min   | Max                     | Unit |
|--------------------|--------------------------------------|-------------------------------------------------------------|-------|-------------------------|------|
| T <sub>(int)</sub> | External interrupt timing            | External trigger signal for the interrupt flag (see Note 1) | 251   |                         | ns   |
| T <sub>(cap)</sub> | Timer Captuter timing                | TIM1/TIM2 capture pulse width Fsystme = 4MHz                | 24.97 |                         | μs   |
| f <sub>EXT</sub>   | Timer clock frequency applied to pin | TIM1,TIM2,TIM10,TIM11 external clock input Fsystme =4MHz    | 0     | F <sub>TIMxCLK</sub> /4 | MHz  |
| T <sub>(PCA)</sub> | PCA clock frequency applied to pin   | PCA external clock input<br>Fsystme = 4MHz                  | 0     | F <sub>PCACLK</sub> /4  | MHz  |

#### Note.

- 1. The external signal sets the interrupt flag every time the minimum t(int) parameters are met. It may be set even with trigger signals shorter than t(int).
- 2. Derived from a comprehensive assessment and not tested in production.



#### 5.3-17 Communications interface

#### 5.3-17.1 I2C characteristics

| Symbol  | Parameter                           |       | Standard mode Fast r<br>(100K) (400 |       | mode<br>OK) | High speed<br>mode (1M) |     | Unit |
|---------|-------------------------------------|-------|-------------------------------------|-------|-------------|-------------------------|-----|------|
|         |                                     | Min   | Max                                 | Min   | Max         | Min                     | Max |      |
| tSCLL   | SCL clock low time                  | 5     |                                     | 1.25  |             | 0.5                     | 5   | us   |
| tSCLH   | SCL clock high time                 | 5     |                                     | 1.25  |             | 0.5                     | 5   | us   |
| tSU.SDA | SDA data setup time                 | 12.08 |                                     | 6.74  |             | 159                     |     | ns   |
| tHD.SDA | SDA data hold time                  | 22.5  |                                     | 14.4  |             | 27.6                    |     | ns   |
| tHD.STA | START condition hold time           | 275   |                                     | 262   |             | 20                      |     | ns   |
| tSU.STA | Repeated START condition setup time | 14.8  |                                     | 4.22  |             | 4.63                    |     | ns   |
| tSU.STO | STOP condition setup time           | 2.26  |                                     | 0.377 |             | 0.17                    |     | us   |
| tBUF    | Bus idle time (STOP to START)       | 7.38  |                                     | 3.42  |             | 3.44                    |     | us   |



Figure 11 I2C Timing Block Diagram



#### 5.3-17.2 SPI characteristics

| Symbol    | Parameter                        | Condition | Min         | Max | Unit |
|-----------|----------------------------------|-----------|-------------|-----|------|
| +=(5(5))  | SCK clock period                 | Master    | 4*pclk      |     | ns   |
| tc(SCK)   | (frequency)                      | Slave     | 5.3*pclk    |     | ns   |
| +(CC (  ) | CCIV also de Ultrale reservis al | Master    | 31          |     | ns   |
| tw(SCKH)  | SCK clock High period            | Slave     | 42          |     | ns   |
| + (CCIVI) |                                  | Master    | 30          |     | ns   |
| tw(SCKL)  | SCK clock Low period             | Slave     | 41          |     | ns   |
| tsu(SSN)  | SEL enable setup time            | Slave     | 2.5         |     | ns   |
| th(SSN)   | SEL enable hold time             | Slave     | 90          | •   | ns   |
| tv(MO)    | Master output data valid Time    |           |             | 5   | ns   |
| th(MO)    | Master output data hold Time     |           | 0           |     | ns   |
| tv(SO)    | Slave output data valid Time     |           |             | 32  | ns   |
| th(SO)    | Slave output data hold Time      |           | 30          |     | ns   |
| tsu(MI)   | Master Data input setup time     |           | 30          |     | ns   |
| th(MI)    | Master Data input hold time      |           | 25          |     | ns   |
| tsu(SI)   | Slave Data input setup time      |           | 15+0.5*pclk |     | ns   |
| th(SI)    | Slave Data input hold time       |           | 20+1.5*pclk |     | ns   |

Note: Guaranteed by design, not tested in production



Figure 12 SPI Timing Diagram (Master Mode)



Figure 13 SPI Timing Diagram (Slave Mode CPHA=0)



Figure 14 SPI Timing Diagram (Slave Mode CPHA=1)



#### 5.3-17.3 I2S Interface characteristics

| Symbol                | Parameter                        | Condition                                       | Min   | Туре | Max   | Unit |
|-----------------------|----------------------------------|-------------------------------------------------|-------|------|-------|------|
| DuCy(SCK)             | Clock duty cycle                 | Slave                                           | 30    |      | 70    | %    |
| fCK 1/tc(CK)          | Clock frequency                  | Master (sample size 16bit, sampling rate 48KHz) | 1.522 |      | 1.525 | MHz  |
|                       |                                  | Slave                                           | 0     |      | 6.5   |      |
| tr(CK) tf(CK)         | Clock rising and falling time    | Capacitive load: C=30pF                         |       |      | 8     |      |
| tv(WS)                | WS valid time                    | Master                                          | 1.2   |      |       |      |
| th(WS)                | WS hold time                     | Master I2S2                                     | 0.2   |      |       |      |
| tsu <sub>(WS)</sub>   | WS Establishment time            | Slave                                           | 1.48  |      |       |      |
| tsu(WS)               | WS setup time                    | Slave                                           | 0 .06 |      |       |      |
| th(WS)                | WS hold time                     | WS hold time Master Fpclk=16MHz,                |       |      |       |      |
| tw(CKH)               | Clock High/Low period            |                                                 | 328   |      |       |      |
| tw(CKL)               | Data Entry Establishment<br>Time | Master Receiver I2S2                            | 14    |      |       | nS   |
| tsu(SD_MR)            | Data input setup time            | Slave                                           | 5.3   |      |       |      |
| th <sub>(SD_MR)</sub> | Data input validity time         | Master                                          | 12.8  |      |       |      |
| tsu(SD_SR)            | Data input setup time            | Slave                                           | 0.6   |      |       |      |
| th(SD_MR)             | Data input hold time             | Slave (Enabled)                                 |       |      | 18    |      |
| th(SD_SR)             | Data input hold time             | Slave (Enabled)                                 | 11    |      |       |      |
| tv(SD_ST)             | Data output valid time           | Master (Enabled)                                |       |      | 3     |      |
| th(SD_ST)             | Data output hold time            | Master (Enabled)                                | 0.18  |      |       |      |



Figure 15 I2S slave timing diagram

Note 1. Measurement point: low level 0.3 × VDD, high level 0.7 × VDD.

Note 2. LSB send/receive previously sent bytes. No LSB send/receive was sent before the first byte was sent.



Figure 16 I2S Main Timing Diagram

Note 1. LSB send/receive the previously sent byte. No LSB send/receive is sent before the first byte is sent.

#### 5.3-18 Temperature Sensor Characteristics

| Symbol                            | Parameter                                    | Min   | Туре  | Max   | Unit  |
|-----------------------------------|----------------------------------------------|-------|-------|-------|-------|
| TL <sup>(*1)</sup>                | VSENSE Linearity with respect to temperature | -5    |       | +5    | °C    |
| SP <sub>AVG</sub> <sup>(*1)</sup> | Average slope                                | 3     | 4     | 5     | mV/°C |
| lo                                | Voltage at 25°C (±5°C)                       | 1.156 | 1.253 | 1.351 | V     |
| T <sub>START</sub>                | Startup time                                 | 4     |       |       | us    |
| TS_temp                           | ADC sampling time when reading temperature   | 5     |       |       | us    |

Note.

(1\*): Guaranteed by design, not tested in production.

Calculate the actual temperature using the following formula.

Temperature(°C) = 
$$\frac{V_{25} - V_{TS}}{\text{Avg\_Slope}} + 25$$

Note:

 $V_{25} = V_{TS}$  is a temperature value of 25°C

Avg\_Slope is the average slope of the temperature sensor

| Temperature |                                                    |                         |
|-------------|----------------------------------------------------|-------------------------|
| sensor      | Description                                        | Stored address          |
| calibration | 2 333.164011                                       | 2131 331 3441 655       |
| value Name  |                                                    |                         |
| TC CAL      | VTS ADC raw data acquired at temperature of 25° C, | 0,1000 0024 0,1000 0025 |
| TS_CAL      | VDD=3.3V                                           | 0x1800_0034~0x1800_0035 |





# [6] Package Characteristics

#### 6.1 TSSOP28 Package





**Bottom View** 

| CVMADOL |      | MILIMETER | S    |       | INCHES   |       |
|---------|------|-----------|------|-------|----------|-------|
| SYMBOL  | MIN  | TYP       | MAX  | MIN   | TYP      | MAX   |
| Α       |      |           | 1.20 |       |          | 0.047 |
| A1      | 0.05 |           | 0.15 | 0.002 |          | 0.006 |
| A2      | 0.80 | 1.00      | 1.05 | 0.031 | 0.039    | 0.041 |
| A3      | 0.39 | 0.44      | 0.49 | 0.015 | 0.017    | 0.019 |
| b       | 0.18 |           | 0.30 | 0.007 | -        | 0.012 |
| С       | 0.14 | -         | 0.18 | 0.006 |          | 0.007 |
| D       | 9.60 | 9.70      | 9.80 | 0.378 | 0.382    | 0.386 |
| E1      | 4.30 | 4.40      | 4.50 | 0.169 | 0.173    | 0.177 |
| E       | 6.20 | 6.40      | 6.60 | 0.244 | 0.252    | 0.260 |
| e       |      | 0.65BSC   |      |       | 0.026BSC |       |
| L       | 0.45 |           | 0.75 | 0.018 |          | 0.030 |
| L1      |      | 1.00REF   |      |       | 0.039REF |       |
| θ       | 0    |           | 8°   | 0.000 |          | 8°    |



### 6.2 QFN32 Package





Top View

Side View

| SYMBOL   |      | MILIMETER | INCHES |       |          |       |
|----------|------|-----------|--------|-------|----------|-------|
| STIVIDUL | MIN  | TYP       | MAX    | MIN   | TYP      | MAX   |
| Α        | 0.70 | 0.75      | 0.80   | 0.028 | 0.030    | 0.031 |
| A1       | 0    | 0.02      | 0.05   | 0     | 0.001    | 0.002 |
| b        | 0.18 | 0.25      | 0.30   | 0.007 | 0.010    | 0.012 |
| С        | 0.18 | 0.20      | 0.25   | 0.007 | 0.008    | 0.010 |
| D        | 4.90 | 5.00      | 5.10   | 0.193 | 0.197    | 0.201 |
| D1       | 3.55 | 3.65      | 3.75   | 0.140 | 0.144    | 0.148 |
| e        |      | 0.50REF   |        |       | 0.02REF  |       |
| Nd       |      | 3.50REF   |        |       | 0.138REF |       |
| E        | 4.90 | 5.00      | 5.10   | 0.193 | 0.197    | 0.201 |
| E1       | 3.55 | 3.65      | 3.75   | 0.140 | 0.144    | 0.148 |
| L        | 0.30 | 0.38      | 0.45   | 0.012 | 0.015    | 0.018 |



### 6.3 LQFP32 Package





| CVAADOL | MILIMETERS |                    |      | INCHES |            |       |  |
|---------|------------|--------------------|------|--------|------------|-------|--|
| SYMBOL  | MIN        | TYP                | MAX  | MIN    | TYP        | MAX   |  |
| Α       |            |                    | 1.60 |        |            | 0.063 |  |
| A1      | 0.05       |                    | 0.15 | 0.002  |            | 0.006 |  |
| A2      | 1.35       | 1.40               | 1.45 | 0.053  | 0.055      | 0.057 |  |
| A3      | 0.59       | 0.64               | 0.69 | 0.023  | 0.025      | 0.027 |  |
| b       | 0.31       |                    | 0.43 | 0.012  |            | 0.017 |  |
| D       | 8.80       | 9.00               | 9.20 | 0.346  | 0.354      | 0.362 |  |
| D1      | 6.90       | 7.00               | 7.10 | 0.272  | 0.276      | 0.280 |  |
| Ε       | 8.80       | 9.00               | 9.20 | 0.346  | 0.354      | 0.362 |  |
| E1      | 6.90       | 7.00               | 7.10 | 0.272  | 0.276      | 0.280 |  |
| 6       |            | 0.80 BSC           |      |        | 0.0315 BSC |       |  |
| L       | 0.45       |                    | 0.75 | 0.018  |            | 0.030 |  |
| L1      |            | 1.00 REF 0.039 REF |      |        |            |       |  |
| θ       | 0.00       |                    | 7°   | 0      |            | 7°    |  |



### 6.4 LQFP48 Package





| SYMBOL    | I    | MILIMETER | S    |       | INCHES    |       |
|-----------|------|-----------|------|-------|-----------|-------|
| 3 TIVIBUL | MIN  | TYP       | MAX  | MIN   | TYP       | MAX   |
| Α         |      |           | 1.60 |       |           | 0.063 |
| A1        | 0.05 |           | 0.15 | 0.002 |           | 0.006 |
| A2        | 1.35 | 1.40      | 1.45 | 0.053 | 0.055     | 0.057 |
| A3        | 0.59 | 0.64      | 0.69 | 0.023 | 0.025     | 0.027 |
| b         | 0.17 |           | 0.27 | 0.007 |           | 0.011 |
| D         | 8.80 | 9.00      | 9.20 | 0.346 | 0.354     | 0.362 |
| D1        | 6.90 | 7.00      | 7.10 | 0.272 | 0.276     | 0.280 |
| E         | 8.80 | 9.00      | 9.20 | 0.346 | 0.354     | 0.362 |
| E1        | 6.90 | 7.00      | 7.10 | 0.272 | 0.276     | 0.280 |
| е         |      | 0.50 BSC  |      |       | 0.020 BSC |       |
| L         | 0.45 |           | 0.75 | 0.018 |           | 0.030 |
| L1        |      | 1.00 REF  |      |       | 0.039 REF |       |
| θ         | 0.00 |           | 7°   | 0     |           | 7°    |



#### 6.5 Screen Printing Instructions

#### 6.5-1TSSOP28



- 1. First line: The first 10 positions of the product model + trademark, refer to Chapter 7 Model Naming for details.
- 2. Second line: The first 6/7 digits represent the Lot ID and the last digit represents the Revision of the product (Revision).
- 3. Third line: The first 4 digits represent the year and week of production, the fifth digit represents the Packaging and testing facility.

#### 6.5-2 QFN32



- 1. First line: The 5th to 10th digits of the product model number + trademark, refer to Chapter 7 Model Naming for details.
- 2. Second line: The first 6/7 digits represent the Lot ID and the last digit represents the Revision of the product (Revision).
- 3. Third line: The first 4 digits represent the year and week of production, the fifth digit represents the Packaging and testing facility.



#### 6.5-3 LQFP32



- 1. First line: The first 5 positions of the product model + trademark.
- 2. The second line: the 6th to 12th digits of the product model number, refer to Chapter 7 Model Naming for details.
- 3. Third line: the first 6/7 digits represent the Lot ID, and the last digit represents the version of the product (Revision).
- 4. Fourth line: the first four digits represent the year and week of production, the fifth digit represents the packaging and testing facility.

#### 6.5-4 LQFP48



- 1. First line: The first 5 positions of the product model + trademark.
- 2. The second line: the 6th to 12th digits of the product model number, refer to Chapter 7 Model Naming for details.
- 3. Third line: the first 6/7 digits represent the Lot ID, and the last digit represents the version of the product (Revision).
- 4. Fourth line: the first four digits represent the year and week of production, the fifth digit represents the packaging and testing facility.



# [7] Product Naming Rule







# [8] Product Selection Table

| Model         | Flash<br>(KB) | SRAM<br>(KB) | Package | Wrap        | MPQ  | MOQ    |
|---------------|---------------|--------------|---------|-------------|------|--------|
| ZB32L032G8P6T | 64            | 16           | TSSOP28 | Tape & Reel | 9000 | 72000  |
| ZB32L032K8Q6T | 64            | 16           | QFN32   | Tape & Reel | 5000 | 40,000 |
| ZB32L032K8T6R | 64            | 16           | LQFP32  | Tray        | 2500 | 15000  |
| ZB32L032C8T6R | 64            | 16           | LQFP48  | Tray        | 2500 | 15000  |



# 【9】 Revision History

| Version | Date.     | Description                           |  |  |  |
|---------|-----------|---------------------------------------|--|--|--|
| V1.0    | 2023-1206 | Initial Release                       |  |  |  |
| V1.01   | 2024 0100 | (1) Updated "7 - Product Naming Rule" |  |  |  |
|         | 2024-0108 | (2) Updated "2.4 - Pin configuration" |  |  |  |