

# HIGH-PERFORMANCE, LOW-CURRENT SIGFOX™ GATEWAY

#### **Features**

- SIGFOX<sup>™</sup> certified
- Frequency range = ISM 868 MHz
- Receive sensitivity =-126 dBm
- Modulation
  - (G)FSK, 4(G)FSK, GMSK
  - OOK
- Max output power
  - +14 dBm
- Low active radio power consumption
  - 13/16 mA RX
  - 37 mA TX @ +10 dBm
- Power supply = 2.3 to 3.3 V
- LGA25 (25.4×12.7×3.81mm) Land Grid Array package
- Available in several conditioning methods

#### **Applications**

- SIGFOX<sup>TM</sup> transceiver (fully certified)
- Sensor network
- Health monitors
- Remote control
- Home security and alarm
- Telemetry
- Industrial control

#### Description

Telecom Design's TD1202 devices are high performance, low current SIGFOX™ gateways. The combination of a powerful radio transceiver and a state-of-the-art ARM Cortex M3 baseband processor achieves extremely high performance while maintaining ultra-low active and standby current consumption. The TD1202 device offers an outstanding RF sensitivity of -126 dBm while providing an exceptional output power of up to +14 dBm with unmatched TX efficiency. The TD1202 device versatility provides the gateway function from a local Narrow Band ISM network to the long-distance Ultra Narrow Band SIGFOX™ network at no additional cost. The broad range of analog and digital interfaces available in the TD1202 module allows any application to interconnect easily to the SIGFOX™ network. The LVTTL lowenergy UART, the I<sup>2</sup>C bus, the multiple timers with pulse count input/PWM output capabilities, the 2 high-resolution/high-speed ADCs and single DAC, along with the numerous GPIOs can control any kind of external sensors or activators. Featuring an AES encryption engine and a DMA controller, the powerful 32-bit ARM Cortex-M3 baseband processor can implement highly complex and secure protocols in an efficient environmental and very low consumption way.





Patents pending

**Disclaimer**: The information in this document is provided in connection with Telecom Design products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Telecom Design products.

TELECOM DESIGN ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL TELECOM DESIGN BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF TELECOM DESIGN HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Telecom Design makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Telecom Design does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Telecom Design products are not suitable for, and shall not be used in, automotive applications. Telecom Design products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2012 Telecom Design S.A. All rights reserved. Telecom Design®, logo and combinations thereof, are registered trademarks of Telecom Design S.A. SIGFOX<sup>TM</sup> is a trademark of SigFox S.A. ARM®, the ARM Powered® logo and others are the registered trademarks or trademarks of ARM Ltd. I2C<sup>TM</sup> is a trademark of Koninklijke Philips Electronics NV. Other terms and product names may be trademarks of others.



### **Functional Block Diagram**





# **TABLE OF CONTENTS**

| ectio | <u>on</u>                                                    | <u>Page</u>                       |
|-------|--------------------------------------------------------------|-----------------------------------|
| Ele   | ectrical Specifications                                      | 5                                 |
| 1.1   | Definition of Test Conditions                                | 14                                |
| Fu    | nctional Description                                         | 15                                |
| Мо    | odule Interface                                              | 17                                |
| 3.1   | Low-Power UART (Universal Asynchronous Receiver/Transmitter) | 17                                |
| 3.2   | I <sup>2</sup> C bus                                         | 17                                |
| 3.3   | Timer/Counter                                                | 17                                |
| 3.4   | ADC (Analog to Digital Converter)                            | 18                                |
| 3.5   | DAC (Digital to Analog Converter)                            | 18                                |
| 3.6   | GPIO (General Purpose Input/Output)                          | 18                                |
| 3.7   | RST (Reset)                                                  | 19                                |
| 3.8   | Debug                                                        | 19                                |
| 3.9   | RF Antenna                                                   | 19                                |
| 3.10  | VDD & GND                                                    | 19                                |
| Во    | otloader                                                     | 20                                |
| Pir   | n Descriptions                                               | 21                                |
| Or    | dering Information                                           | 23                                |
| Pa    | ckage Outline                                                | 24                                |
| PC    | -<br>B Land Pattern                                          | 25                                |
|       | 1.1 Fu Mc 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 3.10 Pir Pa    | 1.1 Definition of Test Conditions |



## 1 Electrical Specifications

**Table 1. Absolute Maximum Ratings** 

| Parameter                                           | Value                | Units |
|-----------------------------------------------------|----------------------|-------|
| V <sub>DD</sub> to GND                              | 0 to +3.3            | V     |
| Instantaneous V <sub>RF-peak</sub> to GND on RF Pin | -0.3 to +8.0         | V     |
| Sustained V <sub>RF-peak</sub> to GND on RF Pin     | -0.3 to +6.5         | V     |
| Voltage on Digital Inputs                           | 0 to V <sub>DD</sub> | V     |
| Voltage on Analog Inputs                            | 0 to V <sub>DD</sub> | V     |
| RX Input Power                                      | +10                  | dBm   |
| Operating Ambient Temperature Range T <sub>A</sub>  | -30 to +75           | °C    |
| Storage Temperature Range T <sub>STG</sub>          | -40 to +125          | °C    |
| Maximum soldering Temperature                       | 260                  | °C    |

#### Note:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at or beyond these ratings in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Power Amplifier may be damaged if switched on without proper load or termination connected. TX matching network design will influence TX V<sub>RF-peak</sub> on RF pin. Caution: ESD sensitive device.



Table 2- DC Power Supply Characteristics<sup>1</sup>

| Parameter                    | Symbol              | Conditions                             | Min  | Тур | Max  | Units |
|------------------------------|---------------------|----------------------------------------|------|-----|------|-------|
| Supply Voltage               | $V_{DD}$            |                                        | 2.3  | 3.0 | 3.3  | V     |
| Range <sup>2</sup>           |                     |                                        |      |     |      |       |
| Power Saving Mode            | I <sub>Sleep</sub>  | Sleep current using the 32 kHz crystal | 1.0  | 1.6 | 6.0  | μΑ    |
| Active CPU Mode              | I <sub>Active</sub> | CPU performing active loop @ 14 MHz    | 2.55 | 3.0 | 3.45 | mA    |
| Active CPU Mode +            | I <sub>RX</sub>     |                                        | _    | 13  | 16   | mA    |
| RX Mode Current <sup>2</sup> |                     |                                        |      |     |      |       |
| Active CPU Mode +            | I <sub>TX +14</sub> | +14 dBm output power, 868 MHz, 3.3 V   | _    | 49  | _    | mΑ    |
| TX Mode Current <sup>2</sup> | I <sub>TX_+10</sub> | +10 dBm output power, 868 MHz, 3.3 V   | _    | 37  | _    | mA    |

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section in "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 5.



Table 3. Transmitter RF Characteristics<sup>1</sup>

| Parameter                                    | Symbol               | Conditions                                                                                                             | Min   | Тур  | Max   | Units |
|----------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| TX Frequency Range <sup>2</sup>              | $F_{TX}$             |                                                                                                                        | 868.0 |      | 869.7 | MHz   |
| Modulation Deviation Range <sup>3</sup>      | $\Delta f$           | 868.0-869.7 MHz                                                                                                        | _     | 1.5  | _     | MHz   |
| Modulation Deviation Resolution <sup>3</sup> | F <sub>RES</sub>     | 868.0-869.7 MHz                                                                                                        | _     | 28.6 | _     | Hz    |
| Frequency Error <sup>2</sup>                 | F <sub>ERR_25</sub>  | 868.0-869.7 MHz, 25°C, 3.3 V                                                                                           | _     | ±2   | _     | kHz   |
|                                              | F <sub>ERR_M20</sub> | 868.0-869.7 MHz, -20°C, 3.3 V                                                                                          | _     | ±3   | _     | kHz   |
|                                              | F <sub>ERR 55</sub>  | 868.0-869.7 MHz, 55°C, 3.3 V                                                                                           | _     | ±3   |       | kHz   |
| Average Conducted Power <sup>2</sup>         | P <sub>AVCDP1</sub>  | -20°C to 55°C, 868.0 MHz to 868.6 MHz, 3.3 V                                                                           |       | _    | 14    | dBm   |
|                                              | P <sub>AVCDP2</sub>  | -20°C to 55°C, 868.6 MHz to 868.7 MHz, 3.3 V                                                                           | _     | _    | 10    | dBm   |
|                                              | P <sub>AVCDP3</sub>  | -20°C to 55°C, 868.7 MHz to 869.2 MHz, 3.3 V                                                                           | _     | _    | 14    | dBm   |
|                                              | P <sub>AVCDP4</sub>  | -20°C to 55°C, 869.2 MHz to 869.25 MHz, 3.3 V                                                                          |       | _    | 10    | dBm   |
|                                              | P <sub>AVCDP5</sub>  | -20°C to 55°C, 869.25 MHz to 869.3 MHz, 3.3 V                                                                          | _     | _    | 10    | dBm   |
|                                              | P <sub>AVCDP6</sub>  | -20°C to 55°C, 869.3 MHz to 869.4 MHz, 3.3 V                                                                           | _     |      | 10    | dBm   |
|                                              | P <sub>AVCDP7</sub>  | -20°C to 55°C, 869.65 MHz to 869.7 MHz, 3.3 V                                                                          | _     | _    | 14    | dBm   |
| Transient Power <sup>2</sup>                 | P <sub>TP</sub>      | 868.0-869.7 MHz, 25°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi                       | _     | _    | 3     | dB    |
| Adjacent Channel<br>Power <sup>2</sup>       | P <sub>ACP_25</sub>  | 868.0-869.7 MHz, 25°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi                       | _     | -50  | _     | dBm   |
|                                              | P <sub>ACP_M20</sub> | 868.0-869.7 MHz, -20°C, 3.3 V, 4800 bps,<br>deviation 2500 Hz, cable loss 0.2 dB,<br>antenna gain 2 dBi                | _     | -51  | _     | dBm   |
|                                              | P <sub>ACP_55</sub>  | 868.0-869.7 MHz, 55°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi                       | _     | -50  | _     | dBm   |
| Spurious Emissions <sup>2</sup>              | P <sub>OB_TX1</sub>  | Frequencies < 30 MHz, 868.0-869.7 MHz, 25°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi | _     | -82  | _     | dBm   |
|                                              | P <sub>OB_TX2</sub>  | Frequencies < 1 GHz, 868.0-869.7 MHz, 25°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi  | _     | -58  | _     | dBm   |
| Notes:                                       | P <sub>OB_TX3</sub>  | Frequencies > 1 GHz, 868.0-869.7 MHz, 25°C, 3.3 V, 4800 bps, deviation 2500 Hz, cable loss 0.2 dB, antenna gain 2 dBi  | _     | -37  | _     | dBm   |

- 3. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 4. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 5.
- 5. Guaranteed by component specification.



Table 4. Receiver RF Characteristics<sup>1</sup>

| Parameter                                        | Symbol               | Conditions                                                                   | Min   | Тур  | Max   | Units |
|--------------------------------------------------|----------------------|------------------------------------------------------------------------------|-------|------|-------|-------|
| RX Frequency Range <sup>2</sup>                  | F <sub>RX</sub>      |                                                                              | 868.0 | _    | 869.7 | MHz   |
| Synthesizer<br>Frequency Resolution <sup>3</sup> | F <sub>RES</sub>     | 868.0-869.7 MHz                                                              | _     | 28.6 | _     | Hz    |
| Blocking <sup>2</sup>                            | 2M <sub>BLOCK</sub>  | Frequency offset ± 2 MHz, 868.0-869.7<br>MHz, 25°C, 3.3 V                    | _     | 38   | _     | dB    |
|                                                  | 10M <sub>BLOCK</sub> | Frequency offset ± 10 MHz, 868.0-869.7<br>MHz, 25°C, 3.3 V                   | _     | 62   | _     | dB    |
| Spurious Emissions <sup>2</sup>                  | P <sub>OB_RX1</sub>  | From 9 kHz to 1 GHz, 868.0-869.7 MHz, 25°C, 3.3 V                            | _     | -84  | _     | dBm   |
|                                                  | P <sub>OB_RX2</sub>  | From 1 GHz to 6 GHz, 868.0-869.7 MHz, 25°C, 3.3 V                            | _     | -70  | _     | dBm   |
| RX Sensitivity <sup>3</sup>                      | P <sub>RX_0.5</sub>  | (BER < 0.1%)<br>(500 bps, GFSK, BT = 0.5, Δf = ±250 Hz)                      | _     | -126 | _     | dBm   |
|                                                  | P <sub>RX_40</sub>   | (BER < 0.1%)<br>(40 kbps, GFSK, BT = 0.5, $\Delta f = \pm 20 \text{ kHz}$ )  | _     | -110 | _     | dBm   |
|                                                  | P <sub>RX_100</sub>  | (BER < 0.1%)<br>(100 kbps, GFSK, BT = 0.5, $\Delta f = \pm 50 \text{ kHz}$ ) | _     | -106 | _     | dBm   |
|                                                  | P <sub>RX_125</sub>  | (BER < 0.1%)<br>(125 kbps, GFSK, BT = 0.5, Δf = ±62.5<br>kHz)                | _     | -105 | _     | dBm   |
|                                                  | P <sub>RX_500</sub>  | (BER < 0.1%)<br>(500 kbps, GFSK, BT = 0.5, $\Delta$ f = ±250 kHz)            | _     | -97  |       | dBm   |
|                                                  | P <sub>RX_9.6</sub>  | (BER < $0.1\%$ )<br>(9.6 kbps, GFSK, BT = $0.5$ , $\Delta f = \pm 2.4$ kHz)  | _     | -110 | _     | dBm   |
|                                                  | P <sub>RX_1M</sub>   | (BER < 0.1%)<br>(1 Mbps, GFSK, BT = 0.5, $\Delta f = \pm 1.25 \text{ kHz}$ ) | _     | -88  | _     | dBm   |
|                                                  | P <sub>RX_OOK</sub>  | (BER < 0.1%, 4.8 kbps, 350 kHz BW,<br>OOK, PN15 data)                        | _     | -109 | _     | dBm   |
|                                                  |                      | (BER < 0.1%, 40 kbps, 350 kHz BW,<br>OOK, PN15 data)                         | _     | -104 | _     | dB    |
|                                                  |                      | (BER < 0.1%, 120 kbps, 350 kHz BW,<br>OOK, PN15 data)                        | _     | -99  | _     | dBm   |
| RSSI Resolution <sup>3</sup>                     | RES <sub>RSSI</sub>  |                                                                              | —     | ±0.5 | _     | dB    |

8

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 5.
- 3. Guaranteed by component specification.



Table 5. All Digital I/O (except DB1) DC & AC Characteristics<sup>1</sup>

| Parameter                                                | Symbol                | Conditions                               | Min                  | Тур | Max          | Units |
|----------------------------------------------------------|-----------------------|------------------------------------------|----------------------|-----|--------------|-------|
| Input Low Voltage <sup>2</sup>                           | V <sub>IOIL</sub>     |                                          | _                    | _   | $0.3V_{DD}$  | V     |
| Input High Voltage <sup>2</sup>                          | $V_{IOIH}$            |                                          | 0.7V <sub>DD</sub>   | _   |              | V     |
| Output High Voltage <sup>2</sup>                         | $V_{IOOH}$            | Sourcing 6 mA, VDD = 3.0V,               | 0.95V <sub>DD</sub>  | _   | _            | V     |
|                                                          |                       | Standard Drive Strength                  |                      |     |              |       |
|                                                          |                       | Sourcing 20 mA, VDD = 3.0V,              | 0.9V <sub>DD</sub>   | _   | _            | V     |
| 7                                                        |                       | High Drive Strength                      |                      |     |              |       |
| Output Low Voltage <sup>2</sup>                          | $V_{IOOL}$            | Sinking 6 mA, VDD=3.0V,                  | _                    | _   | $0.05V_{DD}$ | V     |
|                                                          |                       | Standard Drive Strength                  |                      |     |              |       |
|                                                          |                       | Sinking 20 mA, VDD=3.0V,                 |                      | _   | $0.1V_{DD}$  | V     |
|                                                          |                       | High Drive Strength                      |                      |     |              | _     |
| Input Leakage                                            | I <sub>IOLEAK</sub>   | High Impedance I/O connected to          | _                    | _   | ±25          | nA    |
| Current <sup>2</sup>                                     |                       | GND or V <sub>DD</sub>                   |                      |     |              |       |
| I/O Pin Pull-Up                                          | $R_{PU}$              |                                          | _                    | 40  | _            | kΩ    |
| Resistor <sup>2</sup>                                    |                       |                                          |                      | 40  |              |       |
| I/O Pin Pull-Down<br>Resistor <sup>2</sup>               | $R_{PD}$              |                                          | _                    | 40  | _            | kΩ    |
| Internal ESD Series                                      | D                     |                                          |                      | 200 |              | Ω     |
| Resistor <sup>2</sup>                                    | $R_{IOESD}$           |                                          | _                    | 200 | _            | 12    |
| Pulse Width of                                           | 4                     |                                          | 10                   |     | 50           | 20    |
| Pulses to be                                             | t <sub>IOGLITCH</sub> |                                          | 10                   | _   | 30           | ns    |
| Removed by the                                           |                       |                                          |                      |     |              |       |
| Glitch Suppression                                       |                       |                                          |                      |     |              |       |
| Filter <sup>2</sup>                                      |                       |                                          |                      |     |              |       |
| Output Fall Time <sup>2</sup>                            | t <sub>IOOF</sub>     | 0.5 mA Drive Strength and Load           | 20+0.1C <sub>1</sub> |     | 250          | ns    |
|                                                          | 1001                  | Capacitance $C_L = 12.5$ to 25 pF        |                      |     |              |       |
|                                                          |                       | 2 mA Drive Strength and Load             | 20+0.1C <sub>L</sub> | _   | 250          | ns    |
|                                                          |                       | Capacitance $C_L = 350$ to 600 pF        |                      |     |              |       |
| I/O Pin Hysteresis                                       | $V_{IOHYST}$          | $V_{DD} = 2.3 \text{ to } 3.3 \text{ V}$ | 0.1V <sub>DD</sub>   | _   | _            | V     |
| (V <sub>IOTHR+</sub> - V <sub>IOTHR-)</sub> <sup>2</sup> |                       |                                          |                      |     |              |       |
| Notes:                                                   |                       |                                          |                      |     |              |       |

2. Guaranteed by component specification.



<sup>1.</sup> All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.

Table 6. DB1 Digital I/O DC & AC Characteristics<sup>1</sup>

| Parameter                        | Symbol               | Conditions                                     | Min                | Тур | Max                | Units |
|----------------------------------|----------------------|------------------------------------------------|--------------------|-----|--------------------|-------|
| Input Low Voltage <sup>2</sup>   | $V_{DB1IL}$          |                                                | _                  | _   | $0.3V_{DD}$        | V     |
| Input High Voltage <sup>2</sup>  | $V_{DB1IH}$          |                                                | 0.7V <sub>DD</sub> | _   | _                  | V     |
| Output High Voltage <sup>2</sup> | $V_{DB1OH}$          | Sourcing 7.4 mA, VDD = 3.3V,                   | 0.8V <sub>DD</sub> | _   | _                  | V     |
|                                  |                      | Drive Strength = HL                            |                    |     |                    |       |
| Output Low Voltage <sup>2</sup>  | $V_{DB1OL}$          | Sinking 8.5 mA, VDD = 3.3V,                    | _                  | _   | 0.2V <sub>DD</sub> | V     |
|                                  |                      | Drive Strength = HL                            |                    |     |                    |       |
| Input Leakage                    | I <sub>DB1LEAK</sub> | High Impedance I/O connected to                | _                  | _   | ±10                | μΑ    |
| Current <sup>2</sup>             |                      | GND or V <sub>DD</sub>                         |                    |     |                    | -     |
| Input Capacitance <sup>2</sup>   | C <sub>DB1IN</sub>   |                                                | _                  | 2   | _                  | pF    |
| Output Rise Time <sup>2</sup>    | t <sub>DB1OR</sub>   | $0.1V_{DD}$ to $0.9 V_{DD}$ , $C_{L}$ = 10 pF, | _                  | 2.3 | _                  | ns    |
|                                  |                      | Drive Strength = HH                            |                    |     |                    |       |
| Output Fall Time <sup>2</sup>    | t <sub>DB1OF</sub>   | $0.9V_{DD}$ to $0.1 V_{DD}$ , $C_{L}$ = 10 pF, | _                  | 2   | _                  | ns    |
| ·                                |                      | Drive Strength = HH                            |                    |     |                    |       |

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by component specification.



Table 7. ADC DC & AC Characteristics<sup>1</sup>

| Parameter                                                               | Symbol                  | Conditions                                                      | Min                  | Тур  | Max                 | Units                |
|-------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|----------------------|------|---------------------|----------------------|
| Input Voltage                                                           | V <sub>ADCIN</sub>      | Single Ended                                                    | 0                    | _    | $V_{REF}$           | V                    |
| Range <sup>2</sup>                                                      | 7.50                    | Differential                                                    | -V <sub>REF</sub> /2 | _    | V <sub>REF</sub> /2 | V                    |
| Common Mode Input<br>Range <sup>2</sup>                                 | V <sub>ADCCMIN</sub>    |                                                                 | 0                    | _    | V <sub>DD</sub>     | V                    |
| Input Current <sup>2</sup>                                              | I <sub>ADCIN</sub>      | 2 pF Sampling Capacitors                                        | _                    | <100 |                     | nA                   |
| Analog Input Common Mode Rejection Ratio <sup>2</sup>                   | CMRR <sub>ADC</sub>     |                                                                 | _                    | 65   | _                   | dB                   |
| Average Active<br>Current <sup>2</sup>                                  | I <sub>ADC</sub>        | 10 ksps/s 12 bit, Internal<br>1.25 V Reference, Warmup Mode = 0 | _                    | 67   |                     | μA                   |
|                                                                         |                         | 10 ksps/s 12 bit, Internal<br>1.25 V Reference, Warmup Mode = 1 | _                    | 63   | _                   | μA                   |
|                                                                         |                         | 10 ksps/s 12 bit, Internal<br>1.25 V Reference, Warmup Mode = 2 | _                    | 64   |                     | μA                   |
| Current Consumption of Internal Voltage Reference <sup>2</sup>          | I <sub>ADCREF</sub>     |                                                                 | _                    | 65   | _                   | μA                   |
| Input Capacitance <sup>2</sup>                                          | C <sub>ADCIN</sub>      |                                                                 | _                    | 2    |                     | рF                   |
| Input ON Resistance <sup>2</sup>                                        | R <sub>ADCIN</sub>      |                                                                 | 1                    | _    |                     | МΩ                   |
| Input RC Filter Resistance <sup>2</sup>                                 | R <sub>ADCFILT</sub>    |                                                                 | _                    | 10   |                     | kΩ                   |
| Input RC Filter/Decoupling Capacitance <sup>2</sup>                     | C <sub>ADCFILT</sub>    |                                                                 | _                    | 250  | _                   | fF                   |
| ADC Clock<br>Frequency <sup>2</sup>                                     | f <sub>ADCCLK</sub>     |                                                                 | _                    | _    | 13                  | MHz                  |
| Conversion Time <sup>2</sup>                                            | t <sub>ADCCONV</sub>    | 6 bit                                                           | 7                    | _    | _                   | ADC<br>CLK<br>Cycles |
|                                                                         |                         | 10 bit                                                          | 11                   | _    | _                   | ADC<br>CLK<br>Cycles |
|                                                                         |                         | 12 bit                                                          | 13                   | _    | _                   | ADC<br>CLK<br>Cycles |
| Acquisition Time <sup>2</sup>                                           | t <sub>ADCACQ</sub>     | Programmable                                                    | 1                    | _    | 256                 | ADC<br>CLK<br>Cycles |
| Required Acquisition Time for V <sub>DD</sub> /3 Reference <sup>2</sup> | t <sub>ADCACQVDD3</sub> |                                                                 | 2                    | _    | —                   | μs                   |

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by component specification.



Table 7. ADC DC & AC Characteristics<sup>1</sup> (continued)

| Parameter                           | Symbol                | Conditions                      | Min                 | Тур   | Max               | Units |
|-------------------------------------|-----------------------|---------------------------------|---------------------|-------|-------------------|-------|
| Startup Time of Reference           | t <sub>ADCSTART</sub> |                                 | _                   | 5     | _                 | μs    |
| Generator and ADC                   |                       |                                 |                     |       |                   |       |
| Core in NORMAL<br>Mode <sup>2</sup> |                       |                                 |                     |       |                   |       |
|                                     |                       |                                 |                     |       |                   |       |
| Startup Time of                     |                       |                                 | _                   | 1     | _                 | μs    |
| Reference                           |                       |                                 |                     |       |                   |       |
| Generator and ADC                   |                       |                                 |                     |       |                   |       |
| Core in                             |                       |                                 |                     |       |                   |       |
| KEEPADCWARM<br>Mode <sup>2</sup>    |                       |                                 |                     |       |                   |       |
| Offset Voltage <sup>2</sup>         | $V_{ADCOFFSET}$       | After calibration, single ended |                     | 0.3   |                   | mV    |
|                                     |                       | After calibration, differential |                     | 0.3   | _                 | mV    |
| Thermometer Output                  | $TGRAD_{AD}$          |                                 |                     | -1.92 |                   | mV/°C |
| Gradient <sup>2</sup>               | СТН                   |                                 |                     | -6.3  | _                 | ADC   |
|                                     |                       |                                 |                     |       |                   | Codes |
|                                     |                       |                                 |                     |       |                   | / °C  |
| Differential Non-                   | $DNL_{ADC}$           |                                 | _                   | ±0.7  | _                 | LSB   |
| Linearity (DNL) <sup>2</sup>        |                       |                                 |                     |       |                   |       |
| Integral Non-                       | INL <sub>ADC</sub>    |                                 | _                   | ±1.2  | _                 | LSB   |
| Linearity (INL),                    |                       |                                 |                     |       |                   |       |
| End Point Method <sup>2</sup>       |                       |                                 | 3                   |       |                   |       |
| No Missing Codes <sup>2</sup>       | $MC_{ADC}$            |                                 | 11.999 <sup>3</sup> | 12    | <b>—</b>          | bits  |
| Gain Error Drift <sup>2</sup>       | GAIN <sub>ED</sub>    | 1.25V Reference                 | _                   | 0.014 | $0.033^{5}$       | %/°C  |
|                                     |                       | 2.25V Reference                 | _                   | 0.014 | 0.03 <sup>5</sup> | %/°C  |
|                                     |                       | 1.25V Reference                 | _                   | 0.24  | $0.07^{5}$        | LSB/° |
|                                     |                       |                                 |                     |       |                   | С     |
|                                     |                       | 2.25V Reference                 | <u> </u>            | 0.24  | 0.62 <sup>5</sup> | LSB/° |
|                                     |                       |                                 |                     |       |                   | С     |

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by component specification.
- 3. On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbor codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue.
- 4. Typical numbers given by abs(Mean) / (85 25).
- 5. Max number given by (abs(Mean) + 3x stddev) / (85 25).



Table 8. DAC DC & AC Characteristics<sup>1</sup>

| Parameter                                           | Symbol                 | Conditions                                               | Min | Тур | Max      | Units                |
|-----------------------------------------------------|------------------------|----------------------------------------------------------|-----|-----|----------|----------------------|
| Output Voltage<br>Range <sup>2</sup>                | V <sub>DACOUT</sub>    | V <sub>DD</sub> voltage reference, Single Ended          | 0   | _   | $V_{DD}$ | V                    |
| Output Common<br>Mode Voltage<br>Range <sup>2</sup> | V <sub>DACCM</sub>     |                                                          | 0   | _   | $V_{DD}$ | V                    |
| Active Current                                      | I <sub>DAC</sub>       | 500 ksps/s 12 bit                                        |     | 400 |          | μA                   |
| Including                                           |                        | 500 ksps/s 12 bit                                        | _   | 200 | _        | μA                   |
| References for 2<br>Channels <sup>2</sup>           |                        | 100 ksps/s 12 bit NORMAL                                 |     | 38  |          | μA                   |
| Sample Rate <sup>2</sup>                            | SR <sub>DAC</sub>      |                                                          |     | _   | 500      | ksps                 |
| DAC Clock                                           | f <sub>DAC</sub>       | Continuous Mode                                          | _   | _   | 1000     | kHz                  |
| Frequency <sup>2</sup>                              |                        | Sample/Hold Mode                                         |     |     | 250      | kHz                  |
|                                                     |                        | Sample/Off Mode                                          |     |     | 250      | kHz                  |
| Clock Cycles per<br>Conversion <sup>2</sup>         | CYC <sub>DACCONV</sub> |                                                          | _   | 2   | _        | DAC<br>CLK<br>Cycles |
| Conversion Time <sup>2</sup>                        | t <sub>DACCONV</sub>   |                                                          | 2   |     |          | μs                   |
| Settling Time <sup>2</sup>                          | t <sub>DACSETTLE</sub> |                                                          |     | 5   |          | μs                   |
| Signal to Noise Ratio (SNR) <sup>2</sup>            | SNR <sub>DAC</sub>     | 500 ksps, 12 bit, single ended, internal 1.25V reference | _   | 58  | _        | dB                   |
|                                                     |                        | 500 ksps, 12 bit, single ended, internal 2.5V reference  | 1   | 59  | 1        | dB                   |
| Signal to Noise-<br>Pulse Distortion                | SNDR <sub>DAC</sub>    | 500 ksps, 12 bit, single ended, internal 1.25V reference | 1   | 57  |          | dB                   |
| Ratio (SNDR) <sup>2</sup>                           |                        | 500 ksps, 12 bit, single ended, internal 2.5V reference  | -   | 54  |          | dB                   |
| Spurious-Free<br>Dynamic                            | SFDR <sub>DAC</sub>    | 500 ksps, 12 bit, single ended, internal 1.25V reference | 1   | 62  | _        | dB                   |
| Range(SFDR) <sup>2</sup>                            |                        | 500 ksps, 12 bit, single ended, internal 2.5V reference  |     | 56  |          | dB                   |
| Offset Voltage <sup>2</sup>                         | V <sub>DACOFFSET</sub> | After calibration, single ended                          |     | 2   | -        | mV                   |
| Differential Non-<br>Linearity <sup>2</sup>         | DNL <sub>DAC</sub>     |                                                          | _   | ±1  | _        | LSB                  |
| Integral Non-<br>Linearity <sup>2</sup>             | INL <sub>DAC</sub>     |                                                          | _   | ±5  | _        | LSB                  |
| No Missing Codes <sup>2</sup> Notes:                | $MC_{DAC}$             |                                                          | _   | 12  | _        | bits                 |

- 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 5.
- 2. Guaranteed by component specification.



#### 1.1 Definition of Test Conditions

#### 1.1.1 Production Test Conditions:

- $T_A = + 25^{\circ}C$
- $V_{DD} = +3.3 \text{ VDC}$
- Production test schematics (unless noted otherwise)
- All RF input and output levels referred to the pins of the TD1202 module

#### 1.1.2 Qualification Test Conditions:

- $T_A = -30 \text{ to } +75^{\circ}\text{C (Typical } T_A = 25^{\circ}\text{C)}$
- $V_{DD}$  = +2.3 to 3.3 VDC (Typical  $V_{DD}$  = 3.0 VDC)
- Using TX/RX Split Antenna reference design or production test schematic
- All RF input and output levels referred to the pins of the TD1202 module



### 2 Functional Description

The TD1202 devices are high-performance, low-current, wireless SIGFOX<sup>TM</sup> gateways. The wide operating voltage range of 2.3–3.3 V and low current consumption make the TD1202 an ideal solution for battery powered applications. The TD1202 operates as a time division duplexing (TDD) transceiver where the device alternately transmits and receives data packets. The device uses a single-conversion mixer to downconvert the 2-level FSK/GFSK or OOK/ASK modulated receive signal to a low IF frequency. Following a programmable gain amplifier (PGA) the signal is converted to the digital domain by a high performance  $\Delta\Sigma$  ADC allowing filtering, demodulation, slicing, and packet handling to be performed in the built-in DSP increasing the receiver's performance and flexibility versus analog based architectures. The demodulated signal is output to the baseband CPU by reading the 64-byte RX FIFO.

A single high precision local oscillator (LO) is used for both transmit and receive modes since the transmitter and receiver do not operate at the same time. The LO is generated by an integrated VCO and  $\Delta\Sigma$  Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates from 0.123 kbps to 1 Mbps. The TD1202 operates in the frequency bands of 868.0–869.7 MHz with a maximum frequency accuracy step size of 28.6 Hz. The transmit FSK data is modulated directly into the  $\Delta\Sigma$  data stream and can be shaped by a Gaussian low-pass filter to reduce unwanted spectral content.

The power amplifier (PA) supports output power up to +14 dBm with very high efficiency, consuming only 37 mA at +10 dBm. The integrated power amplifier can also be used to compensate for the reduced performance of a lower cost, lower performance antenna or antenna with size constraints due to a small form-factor. The PA is single-ended to allow for easy antenna matching and low BOM cost. The PA incorporates automatic ramp-up and ramp-down control to reduce unwanted spectral spreading. A highly configurable packet handler allows for autonomous encoding/decoding of nearly any packet structure.

As both the local Narrow Band ISM network and the long-distance Ultra Narrow Band SIGFOX<sup>™</sup> network can be addressed seamlessly, the TD1202 device provides a natural gateway function at no additional cost. Thus, the same TD1202 module can be used both for local RF communication with peer modules, and also connect to the wide-area SIGFOX<sup>™</sup> RF network.

The broad range of analog and digital interfaces available in the TD1202 module allows any application to interconnect easily to the SIGFOX<sup>™</sup> network. The LVTTL low-energy UART, the I<sup>2</sup>C bus, the multiple timers with pulse count input/PWM output capabilities, the 2 high-resolution/high-speed ADCs and single DAC, along with the numerous GPIOs can control any kind of external sensors or activators. Featuring an AES encryption engine and a DMA controller, the powerful 32-bit ARM Cortex-M3 baseband processor can implement highly complex and secure protocols in an efficient environmental and very low consumption way. This unique combination of a powerful 32-bit ARM Cortex-M3 CPU including innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of intelligent peripherals allows any application to connect to the SIGFOX<sup>™</sup> network.

The application shown in Figure 1 shows the minimum interconnection required to operate the TD1202 module.

Basically, only the 5 GND, 2 RF\_GND, V<sub>DD</sub>, TX, RX and RF antenna pin connections are necessary. The RST (reset) pin connection is not mandatory and this pin can be left floating if not used.

A 10  $\mu$ F/6.3V decoupling capacitor must be added as close as possible to the V<sub>DD</sub> pin.

The TX/RX pins are LVTTL-compatible and feature internal pull-up resistors.

A 50  $\Omega$  matched RF antenna must be connected to the RF pin.

The connection of a super-blue LED with series current-limiting resistor of 220  $\Omega$  on pin TIM2 is recommended in order to display the bootloader status at boot time.





Figure 1. Typical Application

#### 3 Module Interface

#### 3.1 Low-Power UART (Universal Asynchronous Receiver/Transmitter)

The TD1202 communicates with the host MCU over a standard asynchronous serial interface consisting of only 2 pins: TX and RX. The TX pin is used to send data from the TD1202 module to the host MCU, and the RX pin is used to receive data into the TD1202 module coming from the host MCU.

This interface allows two-way UART communication to be performed in low energy modes, using only a few µA during active communication and only 150 nA when waiting for incoming data.

This serial interface is designed to operate using the following serial protocol parameters:

- LVTTL electrical level
- 9600 bps
- 8 data bits
- 1 stop bit
- No parity
- No hardware/software flow control

This interface operates using LVTTL signal levels to satisfy the common interface to a low power host MCU. If an EIA RS232-compliant interface voltage level is required, an RS232 level translator circuit must be used. It is also possible to use a common USB/UART interface chip to connect to an USB bus.

Over this serial interface, the TD1202 device provides a standard Hayes "AT" command set used to control the module using ASCII readable commands and get answers, as well as to send or receive data.

The list of available commands with their corresponding arguments and return values, a description of their operation and some examples are detailed into the "TD1202 Reference Manual".

#### 3.2 I<sup>2</sup>C bus

As a convenience, the TD1202 module is equipped with a popular I<sup>2</sup>C serial bus controller that enables communication with a number of external devices using only two I/O pins: SCL and SDA. The SCL pin is used to interface with the I<sup>2</sup>C clock signal, and the SDA pin to the I<sup>2</sup>C data signal, respectively. When not used for I2C bus, these 2 pins can be configured to perform other functions using "AT" configuration commands, please refer to the "TD1202 Reference Manual" for details.

The TD1202 module is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode (Sm), fast-mode (Fm) and fast-mode plus (Fm+) speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. Both 7-bit and 10-bit addresses are supported, along with extensive error handling capabilities (clock low/high timeouts, arbitration lost, bus error detection).

The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TD1202 Reference Manual".

#### 3.3 Timer/Counter

The TD1202 provides an interface to an integrated timer/counter using the TIM1 and TIM2 pins. Each individual pin can be configured independently as either a capture input or a compare/PWM output to the 16-bit internal timer/counter. When not used for timer/counter operation, these 2 pins can be configured to perform other functions using "AT" configuration commands, please refer to the "TD1202 Reference Manual" for details.



Rev 1.0 (08/12)

17

The timer consists in a counter that can be configured to up-count, down-count, up/down-count (continuous or one-shot) or perform as a quadrature decoder if using both TIM1 and TIM2 as inputs with signals that are 90° out of phase.

The timer also contains 2 output channels, that can be configured as either an output compare or single/double slope PWM (Pulse-Width Modulation) outputs routed to the TIM1 and TIM2 pins.

The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TD1202 Reference Manual".

#### 3.4 ADC (Analog to Digital Converter)

The TD1202 provides an interface to an integrated low-power SAR (Successive Approximation Register) ADC, capable of a resolution of up to 12 bits at up to 1 Msps or 6 bits at up to 1.86 Msps. The ADC0 and ADC1 pins provide the external interface to the ADC. When not used for ADC operation, these 2 pins can be configured to perform other functions using "AT" configuration commands, please refer to the "TD1202 Reference Manual" for details.

Along with these 2 ADC0 and ADC1 analog input channels, the ADC also provides an internal temperature, VDD, and GND input channel that may be used to get a digital representation of analog temperature or voltage values. It is also possible to loopback the analog output of the integrated DAC (see section 3.5, "DAC (Digital to Analog Converter)").

The internal ADC provides an optional input filter consisting of an internal low-pass RC filter or simple internal decoupling capacitor. The resistance and capacitance values are given in the electrical characteristics for the device, named R<sub>ADCFILT</sub> and C<sub>ADCFILT</sub> respectively.

The reference voltage used by the ADC can be selected from several sources, including a 1.25 V internal bandgap,  $V_{DD}$ , a 5 V internal differential bandgap or unbuffered  $2V_{DD}$ .

Additionally, to achieve higher accuracy, hardware oversampling can be enabled. With oversampling, each selected input is sampled a number of times, and the results are filtered by a first order accumulate and dump filter to form the end result. Using 16x oversampling minimum, it is thus possible to achieve result resolution of upt to 16 bits.

The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TD1202 Reference Manual".

#### 3.5 DAC (Digital to Analog Converter)

The TD1202 provides an interface to an integrated DAC that can convert a digital value to a fully rail-to-rail analog output voltage with 12-bit resolution at up to 500 ksps. The DAC may be used for a number of different applications such as sensor interfaces or sound output. The analog DAC output is routed to the DAC0 pin. When not used for ADC operation, this pin can be configured to perform other functions using "AT" configuration commands, please refer to the "TD1202 Reference Manual" for details.

The reference voltage used by the DAC can be selected from several sources, including a 1.25 V internal bandgap, a 2.5 V internal bandgap, or  $V_{DD}$ .

The internal DAC provides support for offset and gain calibration, and contains an automatic sine generation mode as well as a loopback output to the ADC (see section 3.4, "ADC (Analog to Digital Converter)").

#### 3.6 GPIO (General Purpose Input/Output)

Apart from the TX and RX UART pins, and the RF pins, all signal pins are available as general-purpose inputs/outputs. This includes of course the generic USR0, USR1, DB1 and IO1 pins, but also the ADC0, ADC1,



DAC0, SCL, SDA, DB2, DB3 pins when not used for their main function. This configuration can be performed using "AT" commands, please refer to the "TD1202 Reference Manual" for details.

All the USR0, USR1, IO1, ADC0, ADC1, DAC0, SCL, SDA, DB2, DB3 (i.e. not including DB1) pins can be configured individually as tristate (default reset state), push-pull, open-drain, with/without pull-up or pull-down resistor, and with a programmable drive strength (0.5 mA/2 mA/6 mA/20 mA).

When configured as inputs, these pins feature an optional glitch suppression filter and full (rising, falling or both edges) interrupt with wake-up from low-power mode capabilities. Of course, the pin configuration is retained even when using these low-power modes.

As it is internally connected to the RF frontend, the DB1 does not feature interrupt capabilities, and the alternate functions available on this pin are more related to RF, please refer to the "TD1202 Reference Manual" for details.

The operation of the GPIOs is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TD1202 Reference Manual".

#### 3.7 RST (Reset)

The TD12202 module features an active-low RST pin. This pin is held high by an internal pull-up resistor, so when not used, this pin can be left floating.

#### 3.8 Debug

The TD1202 module devices include hardware debug support through a 2-pin serial-wire debug interface. The 2 pins DB2 and DB3 are used for this purpose. The DB2 pin is the ARM Cortex-M3's SWDIO Serial Wire data Input/Output. This pin is enabled after a reset and has a built in pull-up. The DB3 pin is the ARM Cortex-M3's SWCLK Serial Wire Clock input. This pin is enabled after reset and has a built-in pull down. When not used for debug operation, these 2 pins can be configured to perform other functions using "AT" configuration commands, please refer to the "TD1202 Reference Manual" for details.

Although the ARM Cortex-M3 supports advanced debugging features, the TD1202 devices only use two port pins for debugging or programming. The systems internal and external state can be examined with debug extensions supporting instruction or data access break- and watch points.

For more information on how to enable the debug pin outputs/inputs the reader is referred to Section 28.3.4.1 (p. 457), the ARM Cortex-M3 Technical Reference Manual and the ARM CoreSight™ Technical Reference Manual.

#### 3.9 RF Antenna

The TD102 support a single-ended RF pin with 50  $\Omega$  characteristic impedance for connecting a matched-impedance external antenna. This pin is physically surrounded by 2 RF GND pins for better noise immunity.

#### 3.10 VDD & GND

The TD1202 provides 5 GND pins and 2 RF\_GND pins: all of them must be connected to a good ground plane.

A 10 μF/6.3 V decoupling capacitor should be placed as closed as possible to the single VDD pin.



Rev 1.0 (08/12)

#### 4 Bootloader

The TD1202 module contains an integrated bootloader which allows reflashing the module firmware either over the RX/TX UART connection, or over the air using the built-in RF transceiver.

The bootloader is automatically activated upon module reset. Once activated, the bootloader will monitor the UART/RF activity for a 200 ms period, and detect an incoming update condition.

If the update condition is met, the TD1202 will automatically proceed to flash the new firmware with safe retry mechanisms, or falls back to normal operation.



# 5 Pin Descriptions



| Pin | Pin Name | I/O | Description                                                                                                                                                                                      |
|-----|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GND      | GND | Connect to PCB ground                                                                                                                                                                            |
| 2   | GND      | GND | Connect to PCB ground                                                                                                                                                                            |
| 3   | Reserved | I/O | Reserved pin – Do not connect                                                                                                                                                                    |
| 4   | IO1      | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions.                                                                                                   |
| 5   | DB3      | ı   | SWDCLK (SWD Clock) Signal This signal provides the SWD clock signal to the integrated TD1202 ARM® CPU. This pin may be configured to perform various functions.                                  |
| 6   | DB2      | I/O | SWDIO (SWD Data I/O) Signal  This signal provides the SWD programming/debugging signal interface to the integrated TD1202 ARM® CPU.  This pin may be configured to perform various functions.    |
| 7   | SDA      | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions, including the I <sup>2</sup> C DATA (SDA) function.                                               |
| 8   | SCL      | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions, including the I <sup>2</sup> C clock (SCL) function.                                              |
| 9   | VDD      | VDD | +2.3 to +3.3 V Supply Voltage Input The recommended VDD supply voltage is +3.0V. Connect a 10 μF capacitor as close as possible to this input.                                                   |
| 10  | ADC0     | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions, including the ADC analog input #0 function.                                                       |
| 11  | GND      | GND | Connect to PCB ground                                                                                                                                                                            |
| 12  | GND      | GND | Connect to PCB ground                                                                                                                                                                            |
| 13  | ADC1     | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions, including the ADC analog input #1 function.                                                       |
| 14  | RST      | I   | Active Low RESET input signal This signal resets the TD1202 module to its initial state. If not used, this signal can be left floating, as it is internally pulled up by an integrated resistor. |
| 15  | DAC0     | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions, including the DAC analog output #0 function.                                                      |



|    | =      |     |                                                                                                |
|----|--------|-----|------------------------------------------------------------------------------------------------|
| 16 | USR0   | I/O | General Purpose Low-Power Digital I/O This pin may be configured to perform various functions. |
| 17 | USR1   | I/O | General Purpose Low-Power Digital I/O                                                          |
| 17 | OOKI   | 1/0 | This pin may be configured to perform various functions.                                       |
|    |        |     | Low-Power UART Data Transmit Signal                                                            |
| 18 | TX     | 0   | This signal provides the UART data going from the TD1202 module out                            |
| 10 | 17     |     | to the host application processor.                                                             |
|    |        |     | This signal is internally pulled up by an integrated resistor.                                 |
|    |        |     | Low-Power UART Data Receive Signal                                                             |
| 19 | DV     |     | This signal provides the UART data coming from the host application                            |
| 19 | RX     | ı   | processor going to the TD1202 module.                                                          |
|    |        |     | This signal is internally pulled up by an integrated resistor.                                 |
|    |        |     | General Purpose Low-Power Digital I/O                                                          |
| 20 | TIM1   | I/O | This pin may be configured to perform various functions, including the                         |
|    |        |     | timer input capture / output compare #1 function.                                              |
|    |        |     | General Purpose Low-Power Digital I/O                                                          |
| 21 | TIM2   | I/O | This pin may be configured to perform various functions, including the                         |
|    |        |     | timer input capture / output compare #2 function.                                              |
| 22 | GND    | GND | Connect to PCB ground                                                                          |
| 23 | RF_GND | GND | Connect to PCB ground                                                                          |
| 24 | RF     | RF  | 50 Ω Antenna Connection                                                                        |
| 25 | RF_GND | GND | Connect to PCB ground                                                                          |



# 6 Ordering Information

| Part Number | Description                                 | Package Type     | Operating<br>Temperature |
|-------------|---------------------------------------------|------------------|--------------------------|
| TD1202-C32  | ISM SIGFOX™ gateway 32K Flash/4KRAM<br>TCXO | LGA25<br>Pb-free | -30° to +75°C            |

The TD1202-C32 ISM SIGFOX™ gateway module is available in several conditionings.

Please contact Telecom Design for more information.



# 7 Package Outline

Figure 2 illustrates the package details for the TD1202.



Figure 2. 25-Pin Land Grid Array (LGA)

#### Notes:

1. All dimensions are shown in millimeters (mm) unless otherwise noted.

## 8 PCB Land Pattern

Figure 3 illustrates the PB land pattern details for the TD1202.



Figure 3. PCB Land Pattern

#### Notes:

1. All dimensions are shown in millimeters (mm) unless otherwise noted.



### **DOCUMENT CHANGE LIST**

## Revision 1.0

■ First Release





### **CONTACT INFORMATION**

Telecom Design S.A.

Voie Romaine ZA de Rémora 33170 GRADIGNAN, France Tel: +33 5 57 35 63 70

Fax: +33 5 57 35 63 70

Please visit the Telecom Design web page:

http://www.telecom-design.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Telecom Design assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Telecom Design assumes no responsibility for the functioning of undescribed features or parameters. Telecom Design reserves the right to make changes without further notice. Telecom Design makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Telecom Design assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Telecom Design products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Telecom Design product could create a situation where personal injury or death may occur. Should Buyer purchase or use Telecom Design products for any such unintended or unauthorized application, Buyer shall indemnify and hold Telecom Design harmless against all claims and damages.

Telecom Design is a trademark of Telecom Design S.A.  $SIGFOX^{TM}$  is a trademark of SigFox S.A.

Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holders.

