| Name  | Derck Heinundez                |
|-------|--------------------------------|
| netID | d>n119                         |
|       | (email not long Axxxxx number) |

Assignment 1 CS 3339 – Spring 2019

Due: Friday, 2/1/19 @ 11:55pm

40 points (late until noon 2/2 -10 points)

All submissions must be written in very neat handwriting and scanned (or typed) and submitted in PDF format to TRACS with the filename of Ax\_netID.pdf. You may submit as many times as you like prior to the deadline; only the most recent submittal will be graded. All assignments must be submitted individually and reflect your own work; however, I encourage you to work in groups and discuss the problems with your classmates.

Questions are 4pts each unless otherwise noted - you must show work to support your answers.

1) Circle RISC or CISC for each of the statements below.

RISC / CISC Came first. i.e. was the first technique used for Instruction Set Architectures.

RISC/ CISC Is easier to implement in hardware.

RISC /CISC Would have fewer machine instructions and higher code density.

RISC / CISC Is the type of ISA most likely being run on a server in a datacenter.

2) You fell into the hot tub time machine and find yourself back in 1986. Current chips have 140,000 transistors and your boss wants to know how many transistors are likely to be on a chip 10 years from now. Grab a Jolt Cola, pop Peter Gabriel's new 'So' album in the Sony Discman and get calculating. Your answer is? [Assume Gordon Moore said "... every 2 years"]

3) Welcome back to 2019. According to <a href="https://hothardware.com/reviews/amd-ryzen-threadripper-2950x-and-2990wx-review?page=8">https://hothardware.com/reviews/amd-ryzen-threadripper-2950x-and-2990wx-review?page=8</a> the "beastly" AMD Threadripper 2990WX has 19.2 billion transistors. If you built a month of giant size model of the die with the transistors arranged in an n x n grid and each transistor was 145mm x 145mm in 14

 $\frac{145}{142} = \frac{120002}{142} = \frac{145}{142} = \frac{145}{142}$ 

- 4) Transistor scaling has continued to allow more transistors per CPU die with each new chip generation. Starting in 2004, the additional transistors have been primarily used to:
  - a) add more pipeline stages
  - b) increase the precision of floating point calculations
  - c) add non-volatile (flash) storage
  - put multiple CPU cores on each chip
  - e) spread out the heat generated
- 5) Why did processor clock speeds, which had increased for decades, finally stop increasing around year 2004?
  - a) Environmental regulations required yearly power reductions
  - b) The higher frequencies interfered with cellular and WiFi radios
  - c) Processors were already memory bound so higher frequencies didn't improve performance
  - (d) The inability to lower voltages further causes the processors to consume too much power
  - e) Silicon atoms have a fundamental limitation oscillating above 4 GHz



7) Your code executes a 4 million instruction sequence with a CPI of 2, followed by a 6 million instruction sequence with a CPI of 4, followed another 4 million instruction sequence with a CPI of 2. What is the CPI of the full code? Express answer to 2 decimal places.

the full code? Express answer to 2 decimal places.

$$(PI = \frac{(y \cup eS)}{InStruct}) = \frac{(2(1 * 10^6)) + (1(6 * 10^6)) + (2(1 * 10^6))}{(1 * 10^6) + (6 * 10^6) + (1 * 10^6)} = \frac{(10 * 10^6)}{(11 * 10^6)} \approx 1$$

$$+ (4 \cup eS) = (PI * InStruct)$$

Calculate the average CPI of a processor where 35% of the instructions take 1 cycle to execute, 20% take 2 cycles, 20% take 3 cycles, 15% take 4 cycles, and 10% take 5 cycles. Express answer to 2 decimal places.

$$\left(\rho \frac{1}{AV9} = \frac{\left[\left(1*35\right) + \left(2*20\right) + \left(3*20\right) + \left(1*15\right) + \left(5*10\right)\right]}{100} \approx \frac{35 + 40 + 60 + 60 + 50}{100}$$

$$\approx \frac{245}{100} = \left[2.45\right]$$

Processor A has a clock speed of 1.5 GHz and 4 classes of instructions, with CPIs of 1, 2, 3, and 4 respectively. Processor B has a clock speed of 2.0 GHz and the same 4 classes of instructions, with CPIs of 2, 3, 4, and 5. If the number of instructions executed in a program is divided equally among the 4 classes of instructions, which processor is faster and by how much? Express your answer as ratio e.g. 2.1x faster. Hint: choose a number of instructions so you can use the classic performance equation on L1 slide 24

Dynamic Voltage and Frequency Scaling (DVFS) is a technique widely used to lower power, especially in large datacenters. In order to conserve electricity both the frequency and voltage of the processor are reduced. If a processor using 200W of power running at 2V and 4 GHz is reduced to 1.5V at 2GHz how much power in Watts will be saved? [Note: Assume 100% of power is dynamic – ignore leakage power]

Hint – see L1 slide 21, the capacitance if a function of the chip and will not change with voltage or freq.

200 Wàths = 
$$\frac{1}{3} (2)^{2} (4)$$

$$= \frac{1}{3} (25) (25) (25)$$

$$= \frac{1}{3} (25) (25)$$

$$= \frac{1}{3} (12.5)$$

$$= \frac{1}{3} (13.5)$$

$$= \frac{1}{3} (13.5)$$

$$= \frac{1}{3} (13.5)$$

1/2 (V2 f