# **Computer Organization**

## Architecture diagram:

## (1) **1-bit ALU**



## (2) **32-bit ALU**



### **Detailed description of the implementation:**

我先製作一個 **Full\_Adder** 的 module 來實現 **1-bit ALU** 中的**算術運算**,把 Full\_Adder 放入 1-bit ALU 的 module 中,再利用 case 選擇 ALU 輸出實現 behavioral implementation。

然後再 ALU module 中宣告 32 個 1-bit ALU。

# module ALU\_1bit Ai (src1, src2, Ainvert, Binvert, Cin, operation, result, cout) 其中:

1-bit ALU的 input:

Src1[31:0] = src1[31:0]

Src2[31:0] = src2[31:0]

Ainvert [31:0] = ALU\_control [3]

Binvert [31:0] = ALU\_control [2]

Cin [0] = ALU\_control[2]; Cin [31:1] = CarryOut\_wire [30:0]

operation [1:0] = ALU\_control [1:0]

1-bit ALU 的 **output** 我先用 **wire** 接住值:

Result\_wire [31:0] = result [31:0]

CarryOut\_wire [31:0] = cout [31:0]

再把 wire 接住的值拿去做 if-else 的判斷:

1. result 輸出的結果分為 SLT 和 Arithmetic Logic 兩大類

(1) **SLT**: if(a<b) result = 1; else result = 0

因為 SLT 本身會執行減法,先把 result [31:1] = 0,再把 result\_wire 的 Msb 值丟給 result 就好(result[0] = result\_wire [31])。如果 src1-src2<0

的話, result\_wire[31]會等於 1;如果 src1-src2>0的話, result\_wire [31]會等於 0,剛好都能當作 result[0]的輸出。

- (2) **Arithmetic Logic** operation: add, sub, AND, OR, NAND, NOR 直接將 wire 的值存給 output reg (result [31:0] = result\_wire [31:0])
- 2. Zero : if (result[31:0] == 0) zero=1;

將 result\_wire 的 0~31 個 bit 做 NOR 邏輯運算,當全部 result\_wire 的位元 為 0 時,zero 會等於 1。

#### 3. Cout 和 overflow:

把 cout 和 overflow 分為 Arithmetic operation 和 Logic operation 討論

- (1) Logic operation: AND, OR, NAND, NOR

  因為邏輯運算的結果不會產生 Carrylut 和 Overflow 的情形,所以直接
  令為 cout=0, overflow=0。
- (2) Arithmetic operation: add, sub, SLT

算術運算(包含 SLT)就有可能會產生 cout 和 overflow,需要考慮。Cout 的想法比較簡單,直接把 wire 接到 output (cout = CarryOut\_wire[31])

;overflow 則是把 cout 的 30 和 31 位元取 XOR 運算即可。

(overflow = CarryOut\_wire[30] ^ CarryOut\_wire[31] )

## **Implementation results:**

#### 1. Full\_Adder

```
Student Name: 劉紘華
3
     Student ID:
                0511330
    module Full_Adder (Sum, CarryOut, Input1, Input2, CarryIn);
5
6
7
      input Input1, Input2, CarryIn;
8
      output Sum, CarryOut;
9
10
      wire w1, w2, w3;
11
      xor x1(w1, Input1, Input2);
      xor x2(Sum, w1, CarryIn);
and a1(w2, Input1, Input2);
12
13
      and a2(w3, w1, CarryIn);
14
15
      or ol (CarryOut, w2, w3);
16
17
     endmodule
```

#### 2. 1-bit ALU

```
Student Name: 劉紘華
     Student ID: 0511330
      `timescale lns/lps
 5
    module ALU_lbit(
                                         srcl,
                                                   //1 bit source 1 (input)
                                                   //1 bit source 2 (input)
             input
                                         src2,
10
                                         Ainvert,
                                                   //l bit A invert (input)
             input
                                         Binvert,
                                                   //1 bit B_invert (input)
11
             input
12
             input
                                         Cin,
                                                   //l bit carry in (input)
13
             input
                       [2-1:0] operation, //2 bit operation (input)
             output reg
                           result, //l bit result (output)
15
             output reg
                              cout
                                         //l bit carry out (output)
16
17
     /* Write your code HERE */
18
19
20
      wire ca, cb;
      assign ca = srcl ^ Ainvert;
21
      assign cb = src2 ^ Binvert;
22
23
24
      wire And, Or, Sum, cout_wire;
25
      and Al (And, ca, cb);
26
      or 01(0r, ca, cb);
27
28
      Full_Adder Fl(.Sum(Sum), .CarryOut(cout_wire), .Inputl(ca), .Input2(cb), .CarryIn(Cin));
29
    always 0* begin
31
      case (operation)
         2'b00: result = And;
32
         2'b01: result = Or;
33
34
         2'bl0: result = Sum;
35
         2'bll: result = Sum;
36
       endcase
37
38
       cout <= cout_wire;
39
      end
40
     endmodule
```

#### 3. 32-bit ALU

#### (Part 1) 宣告 wire 和 I/O

```
Student Name: 劉紘華
3
      Student ID:
                   0511330
      ******************
5
      `timescale lns/lps
    module alu(
8
             input
                                   rst n,
                                                // negative reset
                                                                           (input)
9
                         [32-1:0]
                                                // 32 bits source 1
             input
                                   srcl.
                                                                           (input)
10
             input
                         [32-1:0]
                                   src2,
                                                // 32 bits source 2
                                                                           (input)
11
             input
                         [ 4-1:0]
                                   ALU control,
                                                // 4 bits ALU control input
                                                                          (input)
                                                // 32 bits result
12
             output reg
                         [32-1:0]
                                   result,
                                                                           (output)
13
             output reg
                                                // 1 bit when the output is 0, zero must be set (output)
14
                                                // 1 bit carry out
             output red
                                   cout.
                                                                          (output)
15
             output reg
                                   overflow
                                                // 1 bit overflow
16
17
18
      /* Write your code HERE */
19
             CarryOut_wire[31:0];
             result_wire[31:0];
21
      integer i;
```

### (Part 2) 宣告 32 個 1-bit ALU

```
/* module ALU_lbit (srcl, scr2, Ainvert, Binvert, Cin, operation, result, cout) */
24
        ALU_lbit A0(.srcl(srcl[0]), .src2(src2[0]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
25
        ALU_lbit Al(.srcl(srcl[1]), .src2(src2[1]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
        ALU_lbit A2(.src1(src1[2]), .src2(src2[2]), .Ainvert(ALU_contro1[3]), .Binvert(ALU_contro1[2]), .Ci
26
27
        ALU_lbit A3(.srcl(srcl[3]), .src2(src2[3]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
        ALU_lbit A4(.srcl(srcl[4]), .src2(src2[4]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci:
ALU_lbit A5(.srcl(srcl[5]), .src2(src2[5]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci:
ALU_lbit A6(.srcl(srcl[6]), .src2(src2[6]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci:
28
29
30
31
        ALU_lbit A7(.srcl(srcl[7]), .src2(src2[7]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
        ALU_lbit A8(.srcl(srcl[8]), .src2(src2[8]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
32
33
        ALU_lbit A9(.srcl(srcl[9]), .src2(src2[9]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), .Ci
        ALU_lbit Al0(.srcl(srcl[10]), .src2(src2[10]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
34
35
        ALU_lbit All(.srcl(srcl[11]), .src2(src2[11]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
        ALU_lbit Al2(.srcl(srcl[12]), .src2(src2[12]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), ALU_lbit Al3(.srcl(srcl[13]), .src2(src2[13]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
36
37
        ALU_lbit Al4(.srcl(srcl[14]), .src2(src2[14]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
38
39
        ALU_lbit Al5(.srcl(srcl[15]), .src2(src2[15]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
40
        ALU_lbit Al6(.srcl(srcl[16]), .src2(src2[16]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
        ALU_lbit Al7(.srcl(srcl[17]), .src2(src2[17]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]), ALU_lbit Al8(.srcl(srcl[18]), .src2(src2[18]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
41
42
        ALU_lbit Al9(.src1(src1[19]), .src2(src2[19]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
43
44
        ALU_lbit A20(.src1(src1[20]), .src2(src2[20]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
45
        ALU_lbit A21(.src1(src1[21]), .src2(src2[21]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
46
        ALU_lbit A22(.srcl(srcl[22]), .src2(src2[22]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
47
        ALU_lbit A23(.srcl(srcl[23]), .src2(src2[23]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
48
        ALU_lbit A24(.srcl(srcl[24]), .src2(src2[24]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
        ALU_lbit A25(.src1(src1[25]), .src2(src2[25]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
49
50
        ALU_lbit A26(.srcl(srcl[26]), .src2(src2[26]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
51
        ALU_lbit A27(.srcl(srcl[27]), .src2(src2[27]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
52
        ALU_lbit A28(.srcl(srcl[28]), .src2(src2[28]), .Ainvert(ALU_control[3]), .Binvert(ALU_control[2]),
        ALU_lbit A29(.src1(src1(29]), .src2(src2(29]), .Ainvert(ALU_control(3]), .Binvert(ALU_control(2)), ALU_lbit A30(.src1(src1(30)), .src2(src2(30)), .Ainvert(ALU_control(3)), .Binvert(ALU_control(2)), ALU_lbit A31(.src1(src1(31)), .src2(src2(31)), .Ainvert(ALU_control(3)), .Binvert(ALU_control(2)),
53
54
55
```

## (Part 3) behavirol implementation of **ZCV** and **SLT** function.

```
always 0* begin
           zero <= ~(result_wire[0] | result_wire[1] | result_wire[2] | result_wire[3] | result_wire[4] | result_wire[5]</pre>
58
59
      // Arithmetic: Add(0010), Sub(0110) & Conditional: SLT(0111)
         if (ALU_control[3:0] == 4'b0010 || ALU_control[3:0] == 4'b0110 || ALU_control[3:0] == 4'b0111) begin
60
61
               cout = CarryOut wire[31];
62
               overflow <= CarryOut_wire[30]^CarryOut_wire[31];</pre>
63
64
           end
65
      // Logical operation: AND, OR, NAND, NOR
         else begin
66
67
             cout = 0:
68
              overflow = 0;
69
70
71
72 //SLT: if(srcl<src2) result=1; else result=0
73 日 if(ALU control(3:0) -- 4/b00000
74
               result[0] = result_wire[31];
75
               for(i=1; i<32; i=i+1) result[i] = 0;</pre>
76
77
78
      //other funcion: add, sub, AND, OR, NOR, NAND
79
         else begin
80
              for(i = 0; i<32; i=i+1) result[i] = result_wire[i];</pre>
81
82
83
      end
84
     endmodule
85
```

#### 4. Testbench result

```
# vsim -gui
# Start time: 19:55:34 on Apr 20,2020
# Loading work.testbench
# Loading work.alu
# Loading work.ALU_lbit
# Loading work.Full_Adder
VSIM 2> run -all
# ****************
            PATTERN RESULT TABLE
# * PATTERN *
                   Result
# ****************
      Congratulation! All data are correct!
# Correct Count: 9
# ** Note: $finish : C:/Users/Heyward/Desktop/CO Lab2/testbench.v(146)
   Time: 205 ns Iteration: 1 Instance: /testbench
# 1
# Break in Module testbench at C:/Users/Heyward/Desktop/CO_Lab2/testbench.v line 146
```

#### **Problems encountered and solutions:**

1. 遇到最難的部分是怎麼執行 SLT function,雖然知道把(src1-src2)減法結果的 Msb 拉回 result的 Lsb 做輸出,但實作起來還是很困難。幸好後來想到把 SLT 和其他 function 分成兩類,再把 result 依不同情况執行。

#### 最後的解法為:

- (1) Result\_wire 先接住 1-bit ALU 的運算結果。
- (2)利用 ALU\_control 判斷是否為 SLT
- (3) 如果是執行 SLT: result [31:1] = 0; result [0] = result\_wire [31]
- (4) 其他的: 直接把 wire 接給 output reg (result [31:0] = result\_wire [31:0])
- 2. 執行減法時: src1 + src2 的 1's complement + 1,其中+1 從哪裡來我想了很久才發現,把 ALU\_control[2] (Binvert) 拿去給最低為位元 ALU 的 Cin當 input,只要執行減法時,Binvert 都會等於 1,剛好能當+1 的來源。

### **Lesson learnt (if any):**

Verilog 好難!

差點寫不完作業之後要提早開始寫!

#### **Comment:**

這次作業最難的部分其實是不熟悉 verilog 的語法,希望之後能更清楚語法,而且完全搞懂 blocking 和 non-blocking 的邏輯意義和它們在 verilog 裡面語 法區別。