### SC3050 Advanced Computer Architecture

# Lab 3 briefing

College of Computing and Data Science
Nanyang Technological University

## Objectives

- 1. Implementation and functional verification of four-stage pipeline architecture for R-type instructions.
- 2. Design, Implementation and functional verification of five-stage pipeline architecture for R&D-type instructions.

## Points to be noted (R type- 4-stage pipeline)

- Program counter available in 'PC.v'
- Instruction memory available in 'imemory.v'.
- You need data memory only for LDUR/STUR instructions.
- The 'imemory.v' uses file operation and the instructions are accessed from a file.

(Note that memory is clocked and hence we have a clock cycle delay for getting the output from memory.)

- Datapath modules discussed in lab 2 are available at 'Alu.v', 'control.v' and 'regfile.v'. In order to initialize 'regfile.v', we have assigned a value inside 'regfile.v' itself.
- The 'ID\_EXEstage.v' is the pipeline register between decode and execute section and "EXE\_WBstage.v" is the pipeline register between execute and write back section
- Please note that you need to pass your write address to the pipeline register as write address should come at the same time of write data.



Here the waddr is coming at the same clock cycle (4<sup>th</sup> cycle) as wdata to the regfile. If waddr came early (2nd cycle) to regfile then the data will be written to a different location. Hence we need to pipeline the waddr.

Please note that the 'write enable' is not taken to the pipeline (ID/EXE) in the given code basically because for all your instructions (R type) need 'write enable =1'. Hence that was made as a constant for easier programming. But if you have instruction like store and branch where you don't want data to be written to a 'regfile' you may have to take 'write enable' signal as a variable and need to take it through pipeline.





## Testing the R datapath (fig.1)

Hardcoded in "regfile.v"

regdata[1] <=3;

regdata[2] <=2;Rest all the registers from 0-31 are initialized to zero Inside memory.v, we have the text file having the instruction



| 64 bit PC address (in hex)              | 32 bit instruction from IMEM | meaning        |
|-----------------------------------------|------------------------------|----------------|
| 000000000000000000000000000000000000000 | 001F03FF                     | NOP            |
| 0000000000000001                        | 00040023                     | ADD X3, X1, X4 |
| 00000000000000002                       | 00220024                     | SUB X4, X1, X2 |
| 000000000000003                         | 00440027                     | AND X7, X1, X4 |
| 0000000000000004                        | 006200E8                     | XOR X8, X7, X2 |
| 000000000000005                         | 001F03FF                     | NOP            |
| 0000000000000006                        | 001F03FF                     | NOP            |

ADD X2, X1, X4=  $[X2] \le [X1] + [X4]$ As reg[1] has value 3 and reg[4] has value 0, the result stored in reg[3] =3

#### The final state of registers

| "imem_ | _testw.mem' |
|--------|-------------|
|--------|-------------|

| 64 bit PC | 32 bit instruction | meaning        |
|-----------|--------------------|----------------|
| address   | from IMEM          |                |
| @0        | 001F03FF           | NOP            |
| @1        | 00040023           | ADD X3, X1, X4 |
| @2        | 00220024           | SUB X4, X1, X2 |
| @3        | 00440027           | AND X7, X1, X4 |
| @4        | 006200E8           | XOR X8, X7, X2 |
| @5        | 001F03FF           | NOP            |
| @6        | 001F03FF           | NOP            |
|           |                    |                |

#### Initialization -[X1]=3, [X2]=2

- 1. No change
- 2. [X3] = 3 + 0 = 3
- 3. [X4]=3-2=1
- 4. [X7]=3(AND)1=1
- 5. [X8]=1(XOR)2=3
- 6. No change
- 7. No change



Are you getting the above result?

Most likely No. Why?
Can we correct the issues by adding NOPs?

#### "imem\_txtw.mem"

| 64 bit PC address (in hex) | 32 bit instruction from IMEM | meaning        |
|----------------------------|------------------------------|----------------|
| 00000000000000000000       | 001F03FF                     | NOP            |
| 000000000000001            | 00040023                     | ADD X3, X1, X4 |
| 00000000000000002          | 00220024                     | SUB X4, X1, X2 |
| 0000000000000003           | 00440027                     | AND X7, X1, X4 |
| 0000000000000004           | 006200E8                     | XOR X8, X7, X2 |
| 0000000000000005           | 001F03FF                     | NOP            |
| 000000000000006            | 001F03FF                     | NOP            |

| 64 bit PC address (in hex)              | 32 bit instruction from IMEM | meaning        |
|-----------------------------------------|------------------------------|----------------|
| 000000000000000000000000000000000000000 | 001F03FF                     | NOP            |
| 000000000000001                         | 00040023                     | ADD X3, X1, X4 |
| 0000000000000002                        | 00220024                     | SUB X4, X1, X2 |
| 000000000000003                         | 001F03FF                     | NOP            |
| 0000000000000004                        | 00440027                     | AND X7, X1, X4 |
| 0000000000000005                        | 001F03FF                     | NOP            |
| 000000000000006                         | 006200E8                     | XOR X8, X7, X2 |
| 000000000000007                         | 001F03FF                     | NOP            |
| 8000000000000000                        | 001F03FF                     | NOP            |





The simulation time window can be explained as shown in next slide



Wdata produced in clk 4 and written to regfile address 3

Four clk cycles required for the full operation of R-type Four stage pipeline

## 5-stage pipelined architecture for R&D instructions



Both IMEM and DMEM provide the output after one clock cycle. This provides an imaginative pipeline after instruction fetch. It is also the reason why the output of DMEM is not passed through the last pipeline stage.

## Points to be noted (R&D type- 5-stage pipeline)

- The Verilog file 'pipelined\_five\_stage.v' (provided) is the top module
  - consists of 'PC.v', 'regfile.v', 'control.v', 'imemory.v', 'alu.v', 'dmemory.v', 'ID\_EXEstage.v', 'EXE\_MEMstage.v', and 'MEM\_WBstage.v'.
  - The 'ID\_EXEstage.v', 'EXE\_MEMstage.v', and 'MEM\_WBstage.v' are the pipeline registers between decode /execute, execute/datamemory and datamemory/writeback section respectively.
- You can note that we are able to operate register type of instructions (ADD, SUB, AND, XOR, ORR) along with (D type) LDUR and STUR. In order to initialize the registers in the register file, data from the memory can be utilized.

(Note that imemory and dmemory is clocked and hence we have a clock cycle delay for getting the output from memory.)

### Testing 5-stage pipelined architecture for R&D instruction

#### instructions in the IMEM

| PC address | 32 bit instruction from IMEM | meaning          |
|------------|------------------------------|------------------|
| @0         | 001F03FF                     | NOP              |
| @1         | 00A00045                     | LDUR X5, [X2,#0] |
| @2         | 00A02026                     | LDUR X6, [X1,#2] |
| @3         | 000600A5                     | ADD X5, X5, X6   |
| @4         | 00C02045                     | STUR X5, [X2,#2] |

This has dependencies and definitely need NOP to be inserted to remove that

#### Data in the DMEM

| 64 bit address (in hex) | 64 bit data from DMEM |
|-------------------------|-----------------------|
| @0                      | A000000000000000A     |
| @1                      | A000000000000000A     |
| @2                      | A00000000000000A      |
| @3                      | A000000000000000A     |
| @4                      | A 00000000000000 A    |
| @5                      | A000000000000000A     |
| @6                      | A00000000000000A      |
| @7                      | A 00000000000000 A    |

Initialization – all registers zero

- 1. No change
- 2. [X5] < mem[0+0] = A
- 3. [X6] < mem[0+2] = A
- 4. [X5]=A+A=14 (in HEX)
- 5. [X5]=>mem[0+2]=14

Finally X5 should have 14 as the value

Using STUR instruction, we can write back to DMEM register.

Note that we are not writing back to the text file 'dmem\_test0.mem'.

Hence the update is only visible at the DMEM register as shown in the simulation window represented below.

X5 has the result of [A+A]=[14] (in hexadecimal).

#### Things to do

- Insert NOPs where ever necessary
- The final Dmemory should be like the above figure.
- You can synthesize the 5 stage architecture to fine the area and delay complexity





| Objects × Protocol     | Instances ?                             |         |
|------------------------|-----------------------------------------|---------|
| Q                      |                                         | Ф       |
| Name                   | Value                                   | Data Ty |
|                        | 1                                       | Logic   |
| rst                    | 0                                       | Logic   |
| ₩ wen                  | 1                                       | Logic   |
| > 🗑 raddr1[4:0]        | XX                                      | Array   |
| > 🗑 raddr2[4:0]        | XX                                      | Array   |
| > 🗑 waddr[4:0]         | XX                                      | Array   |
| > 👿 wdata[63:0]        | 000000000000000                         | Array   |
| > 🖥 rdata1[63:0]       | XXXXXXXXXXXXXXXXXXX                     | Array   |
| > 🖥 rdata2[63:0]       | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | Array   |
| > 😽 regdata[0:31][63:0 | 0000,000000000000,0000                  | Array   |
| > 💗 i[31:0]            | 32                                      | Array   |