# **Haoyang Zhang**

SEINOR STUDENT, COMPUTER ENGINEERING, UNIVERSITY OF MICHIGAN

☐ +1 734-882-9526 | Maoyoung@umich.edu | A hieronzhang.github.io | ☐ HieronZhang | MaoyangZhang19

Education

**University of Michigan** 

Ann Arbor, U.S.

#### B.S.E. COMPUTER SCIENCE (DUAL DEGREE)

Aug. 2020 - Apr. 2022(Expected)

- GPA: 3.83/4.00
- Course Highlights: Adv. Operating System (grad, in progress), Parallel Computer Arch (grad, in progress), Adv. Topics in Computer Arch (grad, A), Parallel Programming with GPU (grad, A), Computer Architecture (A), Compiler Construction (A+)

#### **Shanghai Jiao Tong University**

Shanahai, China

#### B.S.E. ELECTRICAL AND COMPUTER ENGINEERING (DUAL DEGREE)

Sep. 2018 - Aug. 2022(Expected)

- GPA: 3.68/4.00
- Course Works: Programming & Data Structures (A+), Honors Physics (A, A+), Logic Design (A), Intro. Circuits (A)

**Mcgill University** Montreal, Canada Jan. 2020 - Feb. 2020

WINTER EXCHANGE PROGRAM

Course Works: Intro. to Data Modeling/Project Management

Publications\_

Debugging in the Brave New World of Reconfigurable Hardware.

Jiacheng Ma, Gefei Zuo, Kevin Loughlin, Haoyang Zhang, Andrew Quinn, Baris Kasikci. (ASPLOS 2022).

Exploiting Scheduling Information for Efficient High-Level Synthesis Design Space Exploration.

Xingyue Qian, Jian Shi, Li Shi, Haoyang Zhang, Lijian Bian, Weikang Qian. (FCCM 2022). To Appear.

Research\_

#### **Efeslab - University of Michigan**

Ann Arbor, U.S.

ADVISOR: BARIS KASIKCI

Apr.2021 - Present

- Project: Reconfigurable Hardware Debugging
  - Objectives: Study bugs in existing FPGA designs and produce a testbed to reliably reproduce each bug. Build a novel collection of hybrid static/dynamic program analysis and monitoring tools for debugging FPGA designs.
  - Responsibility: Implement the simulator for SignalCat, a recorder and printer on actual hardware deployments. Study Intel/Xilinx platforms and Interfaces, implement special building blocks to help reproduce hardware bugs. Search and find more opensource buggy examples, reproduce and debug them, update our bug study and further improve our tools.
- Project: Exploring and Developing Software-Defined Memory Controllers
  - Objectives: Develop a software-defined memory controller, where we can use software to configure certain memory controller parameters, and hence potentially increase the performance or security of individual applications by expanding the customizability.
  - Responsibility: Review/Study related works. Modify an open-source DRAM Controller and set up some parameters that can be software-defined.

#### **CELAB - University of Michigan**

Ann Arbor, U.S.

**ADVISOR: TODD AUSTIN** 

Sept. 2021 - Dec. 2021

- Project: A Spectre Attack Targeting Compiler-based Protections. (Also EECS573 Course Project)
  - **Objectives:** Find a way to subvert compiler-based LFENCE Spectre protections by identifying and jumping over the speculation barrier code inserted by the compiler, basically by exploiting the partial-tagged and partial-data BTB to conduct a special kind of intra-process, out-of-place Spectre attack.
  - **Responsibility:** Lead this project, design and do experiments.

#### **Emerging Computing Technology Laboratory - Shanghai Jiao Tong University**

Shanghai, China

ADVISOR: WEIKANG QIAN

Jan. 2021 - Present

- Project: MiniHLS: A Simple High-Level Synthesis Tool
  - **Objectives:** An HLS tool based on LLVM, which can compile C functions to Verilog modules, having multiple features including loop optimization, support for structs and classes, tcl file parsing, etc.
  - **Responsibility:** Study the start-of-art array partition algorithms for HLS and the Polyhedral Compilation Model, and try to implement our own memory partition algorithm using Polly. Test the HLS output on FPGA, do post-synthesis debugging/onboard verification and hence modify the source code of our Mini-HLS.

**Industry Experience** 

#### T-head Division, Alibaba Cloud

Hangzhou, China

MENTOR: YUNHAI SHANG

Jul. 2021 - Aug. 2021

Position: Software Research & Development Intern

- **Project:** Implement the optimization for the jpeg library for RISC-V vector processors.

## Selected Projects

#### 3-Way Superscalar R10K-Style Out-of-Order Processor Core

Ann Arbor, U.S.

CAPSTONE. ADVISOR: JON BEAUMONT

Feb. 2021 - April. 2021

- Description: Build a 3-way Superscalar R10K-Style Processor with a few advanced features: Non-blocking L1 Data cache, Dynamic branch prediction, Instruction prefetching, etc.
- Responsibility: Implement Data Cache, Memory Controller, Retire Stage, Map Table/Arch. Map Table, Branch FU, and do debugging. Analysis and optimize the performance of our processor.

#### **An Optimized Compiler for Decaf Language**

Ann Arbor, U.S.

ADVISOR: LINGJIA TANG

Jan. 2021 - April. 2021

- Objectives: Implement a working compiler with source language Decaf and target language MIPS using flex (lexical analysis), vacc/bison (syntax analysis), and C/C++ (other parts).
- Responsibility: Build and optimize the compiler by gradually implementing scanner, parser, IR generator and Mips generator. Chose Chaitin's Algorithm for register allocating and implemented a few IR optimization including Dead Code Elimination, Common Subexpression Elimination and Constant Propagation.

#### An Optimized CUDA Implementation for GCN

Ann Arbor, U.S.

ADVISOR: REETUPARNA DAS

Nov. 2021 - Dec. 2021

- Objectives: Implement optimized CUDA kernel code for aggegration and combination steps in GCN algorithm. Use tiled shared memory, exploit DRAM coalescing and avoid bank conflicts for optimization.
- Responsibility: Implement and optimized the CUDA kernel code for combinations in GCN. Design time measuring experiments and do performance analysis.

#### Skills\_

Language C/C++, Verilog/SystemVerilog, CUDA, Murphi, Python, MATLAB, TeX

ISAs RISC-V, X86, LEGv8, MIPS, LC2K

EDA Tools Synopsys VCS, Verilator, Xilinx Vivado, Cadence Virtuoso

### Teaching.

#### Shanghai Jiao Tong University

SU. 2020 Honors Physics (VP160), Teaching Assistant

#### Selected Awards and Honors

- 2021 Roger King Scholarship, University of Michigan
- 2021 Univerisity Honors, University of Michigan
- 2021, 2020 Dean's List, University of Michigan
- 2020, 2019 Undergraduate Academic Excellence Scholarship, Shanghai Jiao Tong University
  - 2020 Student Development Scholarship, Shanghai Jiao Tong University
  - 2019 Silver Medal, University Physics Competition
  - Honorable Mention, Mathematical Contest of Modeling 2019

#### Service and Activities

#### SERVICE

- 2019 SJTU Student Science and Technology Innovation Association, Consultant
- 2019 JI Young Volunteers Association, Minister

#### VOLUNTEERING

2019 Yunnan San He Junior High School Volunteer Teaching Team, Team leader