## A Lock-Free Interaction Combinator Evaluator

#### Victor Taelin

#### Abstract

We present a lock-free evaluator for interaction combinators, a simple yet powerful model of distributed computation. The proposed algorithm is based on the concept of implicit ownership regions and redirectors, allowing for efficient parallel evaluation without race conditions or deadlocks. We provide detailed illustrations, and the pseudocode for the core procedures can be found in the appendix. We have implemented our lock-free evaluator in CUDA and achieved successful reductions of large graphs on GPUs with thousands of concurrent threads, demonstrating the practicality and efficiency of our approach.

### 1 Introduction

Interaction nets are a graphical model of computation designed as a generalization of the proof structures of linear logic [1]. They consist of graph-like structures composed of agents and edges, where each agent has a type and an arity connected to other agents via its ports. Interaction nets are inherently distributed, allowing computations to take place simultaneously in many parts of a net without synchronization. This makes them suitable for modeling massive parallelism.

A specific type of interaction nets is the system called *interaction combinators*, introduced by Lafont [2]. These are built from three types of nodes: constructor (CON), duplicator (DUP), and eraser (ERA). Each node has a principal port and two auxiliary ports. The nodes interact according to six rules, divided into two categories: commutation and annihilation. Commutation rules apply when two different types of nodes are connected through their principal ports, while annihilation rules apply when two nodes of the same type are connected through their principal ports. In this paper, we use the symmetric interaction combinator variant, which has been described by Mazza [4], and is illustrated below:

Interaction combinators possess several key properties such as determinism, locality, strong confluence (diamond property), and universality. These properties make them particularly suitable for modeling distributed and parallel computations [2]. Yet, despite that theoretical appeal, there has been limited practical exploration of their potential for massive parallel computation on modern hardware. In this paper, we propose a lock-free evaluator for interaction combinators that achieves near-ideal speedup on modern GPUs, with several



Figure 1: Interaction rules

thousand concurrent threads. The heart of our implementation is a lock-free link() procedure, which we describe in detail.

The paper is organized as follows: Section 2 discusses the limitations of a lock-based evaluator. Section 3 introduces our proposed lock-free evaluator. Section 4 presents an optimization to further increase parallelism. Section 5 discusses the implementation details and the performance of our CUDA-based evaluator [6]. Finally, Section 6 concludes the paper and discusses future work.

### 2 Former Work

A lock-based evaluator for interaction nets was developed by Sato et al. in their work on Inpla: Interaction Nets as a Programming Language [?, 5]. Inpla is a multi-threaded parallel interpreter for interaction nets that aims to provide efficient execution of programs in both sequential and parallel environments. Inpla, based on the Lightweight calculus, focuses on the representation, calculus, data structures, and low-level language for implementing interaction nets. Their approach involves using compare-and-swap atomic operations and locking mechanisms, which can be sub-optimal when dealing with parallelism. The locking mechanisms used in Inpla can potentially lead to performance bottlenecks, especially when the checking process for locks spreads globally across the net.

Another approach, the ingpu evaluator [3] was introduced as a GPU-based implementation of interaction nets. The ingpu evaluator, implemented using the CUDA/Thrust library, focused on the interaction and communication phases of the lightweight interaction calculus rather than maintaining an array of redexes and performing explicit graph rewrites. However, the ingpu method faced performance bottlenecks due to sorting and merging arrays, difficulty in representing the irregular graph structure, and varying output size of a reduction.

### 3 Lock-Based Evaluator

The naive approach to reducing interaction combinators in parallel is to represent nets as vectors of nodes, with ports holding pointers to their destinations, and maintain a set of redexes (active pairs) to process concurrently. However, this can lead to race conditions due to overlapping regions. To address this, the affected regions, which include two active nodes and up to 4 surrounding nodes, must be locked. This approach is illustrated below:



Figure 2: Lock-based evaluator step 1

Image 2. Thread R locks its surroundings and reduces its active pair.



Figure 3: Lock-based evaluator step 2

**Image 3.** Thread G *locks* its surroundings and reduces its active pair. A new active pair,  $Y \leftarrow W$ , is formed, allowing a thread P to reduce it.



Figure 4: Lock-based evaluator step 3

While this strategy works, locking the 6 surrounding nodes can be challenging, potentially leading to a deadlock. For example, consider thread R locking active nodes A and B, while thread G locks active nodes C and D. To proceed with the reduction, thread R must lock C, and thread G must lock B, which is impossible in this situation.

To avoid deadlocks, one could attempt to lock nodes in an established order, such as from left to right. This prevents deadlocks but may cause a thread to lock an irrelevant region. For instance, suppose thread R locks X and Y immediately before another thread reduces the X node, replacing it with K. Thread R then locks A, B, and C, incorrectly locking the region X, Y, A, B, and C, instead of including the new node K. Consequently, thread R cannot proceed with its reduction.

Any viable solution to this issue will inevitably involve back-offs or temporary deadlocks, causing the algorithm to rely on the scheduler. This dependence can have negative implications for performance, particularly in architectures such as GPUs, where warps operate in lockstep. The tight synchronization in such systems can exacerbate performance issues, leading to less efficient execu-

tion of the algorithm.

#### 4 Lock-Free Evaluator

In this section, we propose an efficient lock-free reduction algorithm based on implicit ownership regions and redirection wires. The idea is to process a set of redexes in parallel, but perform rewrites only within implicitly owned regions, eliminating the need for locks.

When a thread obtains a redex, it assumes ownership of its two active nodes. It then replaces these nodes with redirection wires, allowing the redex to be semantically reduced without affecting the surrounding region. Next, the thread expands its ownership region to include surrounding nodes connected to it via main ports. Finally, the thread invokes a linking procedure that starts from these surrounding main ports and traverses the graph, clearing redirection wires until arriving at a port outside its ownership region. At this point, there are two cases to consider:

- 1. If the outside port is an auxiliary port, the thread attempts to connect the surrounding main port to it using an atomic compare-exchange operation and clears the backward path.
- 2. If it is a main port, the thread has found a new active pair and coordinates with the opposing thread which will traverse the backward path to create a new redex.

The following illustrations showcase this process:



Image 1. Threads R and G both atomically take a redex. They now implicitly own the active pairs A-B and C-D.

Figure 5: Lock-free evaluator step 1

Note that in Image 2, the reduction is semantically complete, with ports X1-W0 and Y0-Z0 indirectly connected. Each thread independently performs this reduction, without impacting surrounding nodes, by converting the auxiliary ports of their owned nodes to redirectors and then swapping opposing ports (e.g., A1 goes to B1, B2 goes to A2, etc.). This approach entirely avoids locks. The link() procedure in the appendix is then only needed to clear the memory occupied by redirectors and to identify new active pairs. As this clean-up process may cross ownership regions, caution is required to deploy atomics when

 $\label{eq:limited} \mbox{\bf Image 2. Threads ${\bf R}$ and ${\bf G}$ swap their pairs by redirectors.} \\ \mbox{Their owned regions is expanded to surrounding main ports.}$ 



Figure 6: Lock-free evaluator step 2



Figure 7: Lock-free evaluator step 3



Figure 8: Lock-free evaluator step 4

Image 5. Thread G clears the backwards redirectors it inherited.



Figure 9: Lock-free evaluator step 5

 $\label{link} \begin{tabular}{ll} \textbf{Image 6.} & \textbf{Thread G calls } \textit{link(W0)}. \end{tabular} \begin{tabular}{ll} \textbf{Thread R calls } \textit{link(Y0)}. \end{tabular}$  They clear the redirectors, and reach each-other's ports.



Figure 10: Lock-free evaluator step 6

Image 7. Threads G and R form a new active pair, Y-W, allowing a thread P to reduce it.



Figure 11: Lock-free evaluator step 7

necessary.

# 5 Optimization: 1/4 rewrites

The lock-free evaluator procedure above reveals a symmetry that can be exploited to further increase the parallelism of the algorithm. Notice how thread R performs the same logic 4 times:

- Move A1 as redirector to B1; if target is main, link B1 towards A1.
- Move A2 as redirector to B2; if target is main, link B2 towards A2.
- Move B1 as redirector to A1; if target is main, link A1 towards B1.
- Move B2 as redirector to A2; if target is main, link A2 towards B2.

These 4 segments are, themselves, independent, and can be performed in parallel. This allows a single interaction to be processed by 4 threads, each one performing 1/4 of a rewrite. According to Amdahl's law, the maximum speedup achievable through parallelization is limited by the fraction of the program that must be executed sequentially. By dividing the rewrite process into 4 smaller sequential chunks, we effectively reduce the sequential portion of the algorithm, increasing the maximum potential speedup by 4x. The pseudocode for this optimized approach can be found in the appendix, completing the algorithm and allowing for efficient parallel execution of interaction combinators.

# 6 Implementation

The lock-free evaluator algorithm has been implemented in CUDA [6] and has successfully reduced large graphs on GPUs with thousands of concurrent threads, suggesting the algorithm's correctness, even though a formal proof is not provided yet. Moreover, our CUDA implementation demonstrates efficient performance, reaching 900 million rewrites per second on an RTX 4090, which is 15 times more than a single-core CPU evaluator. This significant speedup confirms the practical applicability and efficiency of our approach.

#### 7 Conclusion

In this paper, we have presented a lock-free evaluator for interaction combinators that achieves near-ideal speedup on modern GPUs. Our approach leverages the inherent parallelism of interaction combinators and avoids the pitfalls of lock-based evaluators. We also introduced an optimization that further increases the potential for parallelism by breaking down rewrites into smaller sequential chunks. Our CUDA implementation demonstrates the practicality and efficiency of our approach, as well as suggesting its correctness. Future work includes further optimizations, exploring other applications of our lock-free evaluator, and providing formal proofs of correctness.

#### References

- [1] Girard, J. Y. (1987). Linear logic. Theoretical computer science, 50(1), 1-101
- [2] Lafont, Y. (1997). Interaction combinators. Information and Computation, 137(1), 69-101.
- [3] Jiresch, E. (2014). Towards a GPU-based implementation of interaction nets. arXiv preprint arXiv:1404.0076.
- [4] Mazza, D. (2007). A denotational semantics for the symmetric interaction combinators. Mathematical Structures in Computer Science, 17(3), 527-562.
- [5] Sato, S. (2014). Design and implementation of a low-level language for interaction nets. Ph.D. Thesis, University of Sussex.
- [6] Taelin, V. (2022). Higher-order Virtual Machine [Online]. Available at: https://github.com/HigherOrderCO/hvm-core

#### A Pseudocode

In this appendix, we provide the complete pseudocode for the lock-free evaluator algorithm and the 1/4 rewrites optimization.

```
# Atomically links the node in 'src_ref' towards 'dir_ptr'.
  def link(src_ref: &Pointer, dir_ptr: Pointer):
    while True:
      # Peek the target, which may not be owned by us.
      trg_ref = dir_ptr.target()
      trg_ptr = trg_ref.read()
      # If target is a redirection, clear and move forward.
      if trg_ptr.is_red():
        # We own the redirection, so we can mutate it.
11
        trg_ref.write(0)
12
        dir_ptr = trg_ptr
13
        continue
14
      # If target is an aux port, try replacing it with the
16
     node.
      elif trg_ptr.is_aux():
17
18
        # Peeks the source node.
19
        src_ptr = src_ref.read()
20
21
        # We don't own the port, so we try replacing it.
22
        if trg_ref.compare_exchange(trg_ptr, src_ptr) ==
23
      trg_ptr:
```

```
# Collect the orphaned backward path.
           trg_ref = dir_ptr.target()
25
           trg_ptr = trg_ref.read()
26
           while trg_ptr.is_red():
27
             trg_ref.write(0)
             trg_ref = trg_ptr.target()
29
             trg_ptr = trg_ref.read()
30
31
           # Clear source location.
          src_ref.write(0)
33
          return
34
35
        # If the compare_exchange failed, we try again.
36
37
           continue
38
39
      # If target is a main port, two threads reach this
40
      branch.
      elif trg_ptr.is_nod() or trg_ptr.is_tmp():
41
42
        # Sort references, to avoid deadlocks.
43
        fst_ref, snd_ref = sort(src_ref, trg_ref)
44
45
        # Swap the first reference by TMP placeholder.
46
        fst_ptr = fst_ref.exchange(TMP)
47
48
        # First to arrive creates a redex.
49
        if !fst_ptr.is_tmp():
           snd_ptr = snd_ref.exchange(TMP)
           add_redex(fst_ptr, snd_ptr)
53
          return
54
55
        # Second to arrive clears up the memory.
56
           fst_ref.write(0)
          while snd_ref.compare_exchange(snd_ptr, 0) !=
58
      snd_ptr:
             continue
          return
60
61
      # If it is taken, we wait.
62
      else:
63
        continue
```

```
# Performs 1/4 con-con interaction
def con_con(a_ptr: &Pointer, b_ptr: &Pointer, port: Port):

# Gets a reference current and opposing ports
a_aux_ref = &a_ptr.port[port]
```

```
b_aux_ref = &b_ptr.port[port]
6
    # Takes the current port and casts to redirector
    a_aux_ptr = a_aux_ref.exchange(0).as_redirector()
10
    # Synchronizes local threads
11
    local_threads.sync()
12
    # Sends current port to opposing port
14
    b_aux_ref.write(a_aux_ptr)
    # Synchronizes local threads
17
    local_threads.sync()
18
19
    \mbox{\tt\#} If the current port targeted a main port...
20
    if a_aux_ptr.targets_main():
21
22
      # Link the opposing port towards the current port
23
      link(b_aux_ref, new_ptr_to(a_aux_ptr))
24
25
# Performs 1/4 con-dup interaction
def con_dup(a_ptr: &Pointer, b_ptr: &Pointer, port: Port):
28
    # Gets reference to both aux ptrs
29
    a_aux_ref = &a_ptr.port[port]
30
    b_aux_ref = &b_ptr.port[port]
31
    # Takes my aux ptr
33
    a_aux_ptr = a_aux_ref.exchange(0).as_redirector()
34
35
    # Allocates a new clone
36
    clone_loc = malloc(1 * size(Ptr))
37
    clone_ptr = mkptr(a_ptr.tag(), clone_loc)
38
39
    # Synchronizes local threads
40
    local_threads.sync()
41
42
    # Communicates this clone's loc to local threads
43
    local_threads.send_clone_loc(clone_loc)
44
45
    # Synchronizes local threads
46
    local_threads.sync()
47
48
    # Gets opposing clone locs
49
    clone_x_loc, clone_y_loc = local_threads.
     receive_clone_locs()
51
    # Fills clone inner wires
    clone_loc[1] = clone_x_loc
    clone_loc[2] = clone_y_loc
```

```
55
    # Sends clone to opposing port
56
    b_aux_ref.write(clone_ptr)
57
58
    # Synchronizes local threads
59
    local_threads.sync()
60
61
    # If the current port targeted an aux port...
62
    if a_aux_ptr.targets_aux():
63
64
      # Link the current port towards its former target
65
      link(a_aux_ref, a_aux_ptr)
66
67
    # If the current port targeted a main port...
68
    if a_aux_ptr.is_main():
69
70
      # Form a new redex between its former and current target
71
      create_redex(a_aux_ptr, a_aux_ref.exchange(0))
```

```
def rewrite(net):
    # Performs each interaction, in parallel
    p-for (a,b) in net.redexes:
      \# Sets up the 1/4 interactions
      quarters = [(a,b,1), (a,b,2), (b,a,1), (b,a,2)]
      # Performs each 1/4 interaction, in parallel
      p-for (a, b, port) in quarters:
        match (a_ptr.tag(), b_ptr.tag()):
          (CON, CON) => con_con(a, b, port)
          (CON, DUP) => con_dup(a, b, port)
12
          (CON, ERA) => con_era(a, b, port)
13
          (DUP, CON) => dup_con(b, a, port)
14
          (DUP, DUP) => dup_dup(b, b, port)
          (DUP, ERA) => dup_era(a, b, port)
16
          (ERA, CON) => era_con(b, a, port)
17
          (ERA, DUP) => era_dup(b, b, port)
          (ERA, ERA) => era_era(a, b, port)
```