# SO-DIMM DDR5 Tester











960-27-12-D-AB-0 H2 Lightpipe\_Mentor\_1296.2013 Antmicro Ltd
www.antmicro.com

Sheet: /
File: sodimm-ddr5-tester.kicad\_sch

Title: SO-DIMM DDR5 Tester

Size: A3 Date: 2024-01-18 Rev: 1.1.1

KiCad E.D.A. kicad 6.0.11-2627ca5db0-126-ubuntu22.04.1 Id: 1/17

HyperRAM



# (Q)SPI flash

Master SPI Quad (x4) configuration scheme Follows Figure 2—14 7 Series FPGAs Configuration User Guide UG470 (v1.13.1)







Antmicro Ltd www.antmicro.com Antmicro Ltd.

Sheet: /HyperRAM + QSPI Flash/ File: hyperram-flash.kicad\_sch

Title: SO-DIMM DDR5 Tester

Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0-126-ubuntu22.04.1

#### FPGA BANK 0



JTAG Connector
Compatible with Xilinx Platform Cable







### STATUS LEDs



# **Configuration Modes**For details, see UG470 p. 21



Antmicro Ltd www.antmicro.com Antmicro Ltd.

Sheet: /FPGA Config/ File: fpga—config.kicad\_sch

Title: SO-DIMM DDR5 Tester

Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0-126-ubuntu22.04.1



#### FPGA Power rails

Bank marked by dahed line referenced from 7 Series FPGAs PCB Design Guide UG483 (FFG+FBG Package worst case) MGT decoupling marked by dahed line referenced from 7 Series FPGAs PCB Design Guide UG482 (FFG+FBG Package worst case)























Antmicro Ltd www.antmicro.com Antmicro Ltd. Sheet: /FPGA power/ File: fpga-power.kicad\_sch Title: SO-DIMM DDR5 Tester Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0~126~ubuntu22.04.1

## **Debug FTDI**





Antmicro Ltd www.antmicro.com Antmicro Ltd. Sheet: /Debug FTDI/ File: debug-ftdi.kicad\_sch

Title: SO-DIMM DDR5 Tester

Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0~126~ubuntu22.04.1





#### **Gigabit Ethernet**



#### Bootstrap configuration



MODE[3:0]: 1100 (RGMII mode - Advertise 1000BASE-T full-duplex only) PHYAD[4:0]: 00011 CLK125\_EN: 0, disabled LED\_MODE: 1, Single-LED mode





#### Reference plane decoupl



| Antmicro Ltd             |
|--------------------------|
| www.antmicro.com         |
| Antmicro Ltd.            |
| Sheet: /Ethernet/        |
| File, othernet kiese seh |

File: ethernet.kicad\_sch

Title: SO-DIMM DDR5 Tester

| ze: A3    | Date: 2024-01-18                            | Rev: 1.1.1 |
|-----------|---------------------------------------------|------------|
| Cad F D A | kicad 6 0 11 - 2627ca5db0~126~ubuntu22 04 1 | Id: 8/17   |



B.CA1

B.CA5

B.CA4

B.DQS4\_P

B.DQS4\_N

B.CKO\_P B.CKO\_N

B.CA7

B.CA8

B.CA9

B.CK1\_P

B.CK1\_N

Control.PWR\_EN

Control.ALERT

B.CA3

A(DDR5)D-

A.CA12

A.CA8

A.CA11

A.CA10

A.CA5

A.CA6

A.CA4

A.CA7

A CKO P

A.CKO\_N

A.CS1

A.CA1

A.CSO

A.CA3

A.CAO

A.CA2

A.CK1\_P

A.CK1\_N

A.DQS4\_P

A.DQS4\_N

Y7 | 10\_L4N\_T0\_33 | 10\_L5P\_T0\_33

Y10 IO\_L5N\_T0\_33

VEEF W8 10\_L6P\_T0\_33

AE7 10\_L7P\_T1\_33

AF7 10\_L7P\_T1\_33

AA8 10\_L8P\_T1\_33

AA7 10\_L8N\_T1\_33

ACB IO\_L9P\_T1\_DQS\_33

AC7 | IO\_L10N\_T1\_33 | AA9 | IO\_L11P\_T1\_SRCC\_33 | IO\_L11P\_T1\_SRCC\_33

AB9 IO\_L11N\_T1\_SRCC\_33
AC9 IO\_L12P\_T1\_MRCC\_33

AB10 10\_L14N\_T2\_SRCC\_33

AB12 | IO\_L15P\_T2\_DQS\_33 | AC12 | IO\_L15P\_T2\_DQS\_33 | AA13 | IO\_L16P\_T2\_33 | AI3 | IO\_L16P\_T2\_33 | AI3 | AI3 | IO\_L16P\_T2\_33 | AI3 | IO\_L16P\_T2\_5 | AI3 | AI3 | IO\_L16P\_T2\_5 | AI3 | AI3 | IO\_L16P\_T2\_5 | AI3 | AI3

IO\_L18P\_T2\_33

AA12 10\_L16N\_T2\_33

AC13 IO\_L17P\_T2\_33

AD13 IO\_L17N\_T2\_33

Y12 | IO\_L18F\_12\_33 AD11 | IO\_L19P\_T3\_33 VREFAE11 | IO\_L19P\_T3\_33 VREFAE10 | IO\_L20P\_T3\_33

AE13 IO\_L23P\_T3\_33

AF13 IO\_L23N\_T3\_33

AF10 IO\_L24P\_T3\_33

AF9 10\_L24N\_T3\_33

VRP V12 10\_25\_VRP\_33

AE12 10\_L21P\_T3\_DQS\_33

O\_L21N\_T3\_DQS\_33 AE8 10\_L22P\_T3\_33 AF8 10\_L22N\_T3\_33

Y13

Control.PWR\_GOOD AE10 10\_L20N\_T3\_33

AF12

XC7K160T-FFG676

AD8 | IO\_L9N\_T1\_DQS\_33

AB7 IO\_L10P\_T1\_33

O\_L3N\_T0\_DQS\_34

0\_L6N\_T0\_VREF\_34

0 L9N T1 DQS 34

D\_L11P\_T1\_SRCC\_3

O\_L11N\_T1\_SRCC\_34

0 L12P T1 MRCC 34

0 L13P T2 MRCC 34

0 114P T2 SRCC 34

O\_L14N\_T2\_SRCC\_34

0 115P T2 DQS 34

0\_L15N\_T2\_DQS\_34

O\_L16P\_T2\_34

0 I 16N T2 34

0 117N T2 34

D\_L18P\_T2\_34

0 L18N T2 34

0\_L19P\_T3\_34

0\_L20P\_T3\_34

0\_L20N\_T3\_34

0 L22P T3 34

0\_L22N\_T3\_34

0\_L23P\_T3\_34

0 L23N T3 34

D\_L24P\_T3\_34

0 L24N T3 34

O L21P T3 DQS 34

O\_L19N\_T3\_VREF\_34

XC7K160T-FFG676

0\_L4P\_T0\_34

O\_L4N\_T0\_34

0\_L5P\_T0\_34

0 L6P T0 34

0 L7P T1 34

0\_L8P\_T1\_34

0\_L8N\_T1\_34

O 110N T1 34

B.DQ27 V3

B.DQ25 W3

B.DQ31 U7 B.DQ30 V6

B.DQ26 V4

B.DQ18 Y3

\B.DQ21 Y2

B.DQ23 V2

B.DQ22 V1 B.DQS2\_P AB1

B.DQS2\_N AC1

B.DQ20 W1 B.DM2 Y1

B.DQ16 AB2

B.DQ19 AC2

B.CB2 AA3 B.DQ17 AA2

B.DQ15 AA4

B.DQ14 AB4

B.DQ13 AC4

B.DQ12 AC3

B.DQS1\_P AA5

B.DQS1\_N AB5

B.DQ11 AC6

B.DQ9 Y6

B.DQ10 Y5 B.CB0 AD6

B.DM1 AD5

B.DQ1 AD4 VREF AD3 B.DQ7 AD1

B.DQ6 AE1

B.DQSO\_P AF5
B.DQSO\_N AF4
B.DMO AE3

∖B.DQ5 AE2

N.DQO

B.DQ4

B.CB3

B.DQ3 AE6

B.DQ2 AF3

AE5

AF2 T7

B.DQ8 AB6

VREF W4

0\_L3N\_T0\_DQS\_32 0\_L4P\_T0\_32

D\_L6N\_T0\_VREF\_32

\_L9P\_T1\_DQS\_32

O\_L9N\_T1\_DQS\_32 O\_L10P\_T1\_32

)\_L11P\_T1\_SRCC\_32

IO\_L11N\_T1\_SRCC\_32 IO\_L12P\_T1\_MRCC\_32

0 L13P T2 MRCC 32

D\_L13N\_T2\_MRCC\_32

D\_L14N\_T2\_SRCC\_32

O\_L15P\_T2\_DQS\_32 O\_L15N\_T2\_DQS\_32

D\_L16P\_T2\_32

) I 16N T2 32

D\_L17N\_T2\_32

)\_L18P\_T2\_32

O\_L18N\_T2\_32 O\_L19P\_T3\_32

D\_L19N\_T3\_VREF\_32

D\_L21N\_T3\_DQS\_32

0 114P T2 SRCC 32

XC7K160T-FFG676

D\_L4N\_T0\_32

0\_L5P\_T0\_32

0 L6P T0 32

0\_L7P\_T1\_32 10\_L7N\_T1\_32

\_L8P\_T1\_32

0\_L8N\_T1\_32

A.DQ28 AD15

A.DQ29 AE15

A.DQ26 AF19

A.DQ24 AF20

A.DQ25 AD16

A.CBO AA14 A.DM2 AA15

A.DQ21 AC14

A.DQ20 AD14 A.DQS2\_P Y15

A.DQS2\_N Y16

A.DQ22 AB14

A.DQ17 AA17

A.DQ18 AB16

A.DQ12 AC18

A.DQ15 AD18

A.DQ9 AB17

A.DQ14 AC17

A.DQS1\_P AD20

A.DQS1\_N AE20 A.DQ8 AA19

A.DQ11 AA20 A.DM1 AC19

A.DQ13 AD19

A.DQ10 AB19

A.CB1 AB20

A.DQSO\_N W19

VREF Y18

A.DQ1 V16 | 10\_L20P\_T3\_32 | 10\_L20N\_T3\_32 | 10\_L20N\_T3\_32

A.DQ4 W15 10\_L22P\_T3\_32

A.DQ5 W16 IO\_L22P\_T3\_32 A.DQ3 V18 IO\_L22P\_T3\_32 A.DM0 V19 IO\_L23P\_T3\_32 A.DQ0 V14 IO\_L23P\_T3\_32 A.DQ7 W14 IO\_L24P\_T3\_32 A.DQ7 W14 IO\_L24P\_T3\_32

A.CB2 W13 10\_25\_VRP\_32

A.DQSO\_P W18 | 10\_L21P\_T3\_DQS\_32

A.DQ6 Y17

A.DQ19 AC16

A.DQ23 AB15 10\_L10N\_T1\_32

VREF AE16





MGT Interface Place capacitors close to connector BANK 115 U4| BANK 116

XC7K160T-FFG676 →PCIE{PCIe\_x4} PCIE.TXD3\_P GTX\_TX0\_P X-P2 X-P1 MGTXTXP0\_115 X-M2 X-M1 MGTXTXP1\_115 X-M2 MGTXTXP1\_115 X-M2 MGTXTXP2\_115 X-M3 MGTXTXP2\_115 X-M3 MGTXTXP3\_115 X-M3 MGTXTXP3\_115 MGTXTXN3\_115 GTX\_TX0\_P GTX\_TX0\_N GTX\_TX1\_P GTX\_TX0\_N MGTXTXP0\_116 MGTXTXN0\_116 100n C227 PCIE.TXD2\_P MGTXTXP1\_116 MGTXTXN1\_116 D1
MGTXTXP2\_116 B2
MGTXTXN2\_116 B1
MGTXTXP3\_116 A4 GTX\_TX1\_N GTX\_TX2\_P GTX\_TX2\_N GTX\_TX3\_P GTX\_TX3\_N GTX\_TX1\_P GTX\_TX1\_N 100n C231 PCIE.TXD1\_P/
100n C233 PCIE.TXD1\_N/ 100n C228 GTX\_TX2\_P GTX\_TX2\_N MGTXTXN3\_116 A3 XR4 XR3 MGTXRXNO\_115 XN4 MGTXRXP1\_115 XN3 MGTXRXP1\_115 XL4 MGTXRXP2\_115 MGTXRXN2\_115 XJ4 MGTXRXNS\_115 MGTXRXNS\_115 GTX\_RX0\_P MGTXRXP0\_116 MGTXRXPO.116 G3
MGTXRXNO.116 E4
MGTXRXNI.116 E3
MGTXRXXI.116 C4
MGTXRXXI.116 C3
MGTXRXP3.116 B6
MGTXRXN3.116 B5 GTX\_RX0\_P GTX\_RX1\_P GTX\_RX1\_N GTX\_RX2\_P 100n C229 GTX\_TX3\_P GTX\_TX3\_N PCIE.TXDO\_N/ GTX\_RX0\_P PCIE.RXD3\_P GTX\_RX2\_P GTX\_RX3\_P GTX\_RX3\_N GTX\_RX0\_N PCIE.RXD3\_N GTX\_RX1\_P PCIE.RXD2\_P GTX\_RX1\_N PCIE.RXD2\_N MGTREFCLKOP\_116
MGTREFCLKON\_116
MGTREFCLK1P\_116
MGTREFCLK1N\_116
MGTREFCLK1N\_116
MGTREFCLK1N\_116
MGTREFCLK1N\_116
MGTREFCLK1N\_116
MGTREFCLK1N\_116
MGTREFCLK0P\_116
MGTREFCLK0P\_11 ×H6 ×H5 ×K5 MGTREFCLKOP\_115 ×K6 MGTREFCLK1P\_115 MGTREFCLK1P\_115 PCIE.RXD1\_P PCIE.RXD1\_N GTX\_RX2\_P GTX\_RX2\_N GTX\_RX3\_P PCIE.RXD0\_P GTX\_RX3\_N PCIE.RXDO\_N PCIE.CLK\_P GTR\_REFCLKO\_P GTR\_REFCLKO\_N PCIE.CLK\_N 100n C223 Antmicro Ltd www.antmicro.com Sheet: /FPGA MGT Interface/ File: fpga-mgt.kicad\_sch Title: SO-DIMM DDR5 Tester Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0-126-ubuntu22.04.1



BANK 12

VCC (18 berk) mer 3.67

VCC (18 berk) mer 3.6

| U21 | O\_O\_12 |
| U22 | O\_L1P\_TO\_12 |
| U25 | O\_L1P\_TO\_12 |
| U25 | O\_L2P\_TO\_12 |
| U25 | O\_L2P\_TO\_12 |
| U25 | O\_L3P\_TO\_DQS\_12 |
| U26 | O\_L3P\_TO\_DQS\_12 |
| U26 | O\_L4P\_TO\_12 |
| U26 | O\_L5P\_TO\_12 |
| U26 | O\_L5P\_TO\_12 |
| U26 | O\_L5P\_TO\_12 |
| U27 | O\_L6P\_TO\_12 |
| U28 | O\_L7P\_T1\_12 |
| U29 | O\_L7P\_T1\_12 |
| U29 | O\_L7P\_T1\_12 |
| U29 | O\_L4P\_T1\_DQS\_12 |
| U29 | O\_L4P\_T1\_DQS\_12 |
| U29 | O\_L10P\_T1\_DQS\_12 |
| U29 | O\_L10P\_T1\_DQS\_12 |
| U20 | O\_L11P\_T1\_SRCC\_12 |
| U20 | O\_L13P\_T2\_MRCC\_12 |
| U20 | O\_L13P\_T2\_MRCC\_12 |
| U20 | O\_L15P\_T2\_DQS\_12 |
| U21 | O\_L15P\_T2\_DQS\_12 |
| U21 | O\_L15P\_T2\_DQS\_12 |
| U21 | O\_L15P\_T2\_12 |
| U22 | O\_L17P\_T2\_12 |
| U20 | O\_L17P\_T2\_12 |
| U20 | O\_L10P\_T3\_12 |
| U20 | U20P\_T3\_12 |
| U20P\_T3\_12 ETH{RGMII}♦ ETH\_SEL XU24 ETH.RXD3 ETH.TX\_CTL ETH.RXD2 ETH.RXD1 ETH.RXD0 ETH.MDC ETH.TXDO ETH.MDIO HyperRAM{HyperBus}↔ HyperRAM.CS ETH.RX\_CTL ETH.TXD1 ETH.REF\_CLK ETH.RXC ETH.TXC ETH.TXD2 ETH.RESET U4A XC7K160T-FFG676 HyperRAM.RESET ETH.TXD3 HyperRAM.RWDS HyperRAM.DQ7 AD23 (
AD24 (
AD24 (
AB22 (
AC22 (
AC21 (
AC HyperRAM.DQ2 HyperRAM.DQ5 HyperRAM.CK\_P HyperRAM.CK\_N HyperRAM.DQ0 AF23 (CAPTION AF23 | CAPTION AF23 | CAPTION AF24 | AF25 | CAPTION AF24 | AF24 | CAPTION AF44 | C HyperRAM.DQ4 HyperRAM.DQ1 HyperRAM.DQ6 HyperRAM.DQ3 0\_25\_12

> Antmicro Ltd www.antmicro.com

Sheet: /FPGA bank 12/ File: fpga-bank-12.kicad\_sch

Title: SO-DIMM DDR5 Tester

Size: A3 Date: 2024-01-18
KiCad E.D.A. kicad 6.0.11-2627ca5db0~126~ubuntu22.04.1

KiCad E.D.A. kicad 6.

ld: 13/17



BANK 14







12C logic translator

A

13C logic translator

13C logic translator

13C logic translator

#### PWR I2C MUX





Antmicro Ltd
www.antmicro.com

Sheet: /|2C/
File: 12c.kicad\_sch

Title: SO-DIMM DDR5 Tester

 Size: A3
 Date: 2024-01-18
 Rev: 1.1.1

 KiCad E.D.A. kicad 6.0.11-2627ca5db0~126~ubuntu22.04.1
 Id: 17/17

