# VE270 Homework 9

#### Liu Yihao 515370910207

### Problem 1.

Inputs: A (16 bits), B (16 bits), C (16 bits), add\_s (bit, 0 for sum:=A+B and 1 for sum:=sum+C), sum\_ld (bit), sum\_clr (bit), sreg\_ld (bit), sreg\_clr (bit), clock (bit) Outputs: sum\_lt (bit, whether sum<5099)



### Problem 2.

Step 1: HLSM Design

Inputs: clr (bit), CT (32 bits), WT (32 bits)

Outputs: alarm (bit)

Local registers: reg1, reg2, reg3, reg4 (all 32 bits)



Step 2: Datapath Design



Step 3: Connect the datapath to a controller



Step 4: FSM Design

Inputs: clr Outputs: ld



## Problem 3.

Inputs:  $i_lt16$ 

Outputs: i\_ld, i\_clr, s\_ld, s\_clr, a\_ld, a\_clr, avg\_ld, avg\_clr



# Problem 4.

Step 1: HLSM Design

Inputs: Valid (bit), Data\_in (bit)

Outputs: RxReg (8 bits)

Local registers: i (3 bits), r (8 bits)



Step 2: Datapath Design



Step 3: Connect the datapath to a controller



Step 4: FSM Design Inputs: Valid, i\_lt7 Outputs: ld

