# Build/Deploy your CRIO-EPICs system using Nheengatu

Dawood Alnajjar LNLS - SOL

#### Resources

- https://gitlab.cnpem.br/SOL/Projetos/nheengatu
- https://cnpemcamp.sharepoint.com/sites/Inls/groups/sol/SitePages/ Nheengatu%20project%20-%20EPICS%20support%20for%20CRIO.aspx

#### Deploy steps

- Setup your CRIO with NI MAX
- Make Labview project and generate bitstream and header file
- Use template and INI auto-generation scripts to generate skeleton configuration files
- Modify template and INI files
- Generate Hierarchy structure for your CRIO on the nfs server setup-bl folder
- Move configuration files to their respective locations

#### Windows 10 - Labview 2019 32-bit

- Use your remote desktop client to open tesla-VM. On linux, you can launch <u>labviewvm.sh</u> script (<u>https://gitlab.cnpem.br/SOL/CRIO/crio-utils.git</u>) to open virtual machine on tesla or run the following command
- Command executed by the script -> rdesktop -g 1900x1040 tesla-VM
   (Make sure virtual box vm has already been started on tesla)

#### Setting up your CRIO – NI MAX

- Upon locating your CRIO in NI MAX, perform the following
  - Hostname should be BEAMLINENAME-LOCATON-CRIOALIAS (e.g. SOL-A-CRIO1)
  - Enable Secure Shell Server (sshd)
  - Update firmware to 6.5.0f0
  - Add NI CompactRIO 19.5 June 2019 software

#### Create your CRIO labview project

- Reference: <a href="https://gitlab.cnpem.br/SOL/LabViewRT/crio-linux-labview">https://gitlab.cnpem.br/SOL/LabViewRT/crio-linux-labview</a>
  - Open project and save so all absolute paths can be updated locally OR clone the project to the C:/ folder (project original location)
- For projects from scratch, import Ilb files
  - Add fpga-lib.llb to FPGA target
    - FPGA Target > Add > file > crio-linux-labview\llbs\FPGA Target\fpga-lib.llb then select fpga-lib.lvlib
  - Add rt-lib.llb to RT Compact RIO target
    - RT Compact RIO target > add > file > crio-linux-labview\llbs\RT CompactRIO Target\select rt-lib.llb then select all VIs in the list
  - Now all developed VIs should appear in the quick drop (ctrl+space)
  - Use the project in the git repository as reference

#### FPGA VI rules of thumb (1 / 6)

- Ref : fpga\_all\_example.vi, fpga\_all\_example2.vi
- BI must have a keyword that they will start with (i.e BI)



BIs must be concatenated into 1 single 64-bit U64 Build array followed by boolean array to number Can be used when there are too many BIs OR/AND



Connect straight to Boolean indicator

#### FPGA VI rules of thumb (2 / 6)

- Ref : fpga\_all\_example.vi, fpga\_all\_example2.vi
- Float AI, Float AO, BO must have a keyword that they will start with (i.e AI, AO, BO)



Al must be converted to single precision floating point



AO must be converted back to fixedpoint from single precision floating point



BOs output as is

#### FPGA VI rules of thumb (3 / 6)

- Fixed-point AI, AO
  - Developed FPGA IP: Cast to U64, Cast to Fixed-point
  - 6 variations of each: integer length 0,32,64 signed and unsigned
- Choose most appropriate
  - FXP: supported in single cycle timed loop, higher precision, smaller range
  - SP: larger range
- Note that double is only 52-bits of precision
- Values up to 52-bits are reconstructed in Nheengatu without losing a single bit of precision!



#### FPGA VI rules of thumb (

- devloped lib VI
  - Scaler64\_digital.vi
  - Scaler64\_analog.vi
- Inputs/outputs
  - Enable <SCALERKEYWORD>XXX
  - OneShot <SCALERKEYWORD>XXX
  - Gate <SCALERKEYWORD>XXX (64 var array)
  - Done\_<SCALERKEYWORD>XXX
  - Counter <SCALERKEYWORD>XXX
  - Preset <SCALERKEYWORD>XXX
  - Pulse <SCALERKEYWORD>XXX
  - Divisor
- Inputs and outputs can be automatically generated by
  - Right clock block > create > all controls and indicators
- If not all 64 counters are used, the logic can simply be optimized by reducing the size of the fixed input/output arrays.
- Samples of the voltage are passed through the scaler block to 4 outputs AnalogOutputX\_SCALER

This circuit is operated on a 40MHz clock, and the divisor is set to 4. That means that counter 1 will count once every 4 cycles, which is equivalent to a 10MHz clock. If the IOC is configured to a clock frequency other than 10MHz, then this clock needs to also be changed! It waits till a positive edge of pulse is detected, and it sums the analog input. Note that we are creating a digital pulse that feeds this scaler everytime we obtain a sample.





#### FPGA VI rules of thumb (5/6)

- Waveform FPGA support
  - Nheengatu supported array types: I64, I32, I16, I8, U64, U32, U16, U8, SGL (double not supported by FPGA and Fixed point not supported by C API generator)
  - Due to Labview limitations, only small arrays are supported in the FPGA VI
  - Just instantiate a control or indicator array of the upper types

#### FPGA VI rules of thumb (6/6)

- MBBI / MBBO FPGA support
  - MBBI must use enums of presentation U16 and must be of type indicators
  - MBBO must use enums of presentation U16 and must be of type controls



#### Compiling your CRIO labview project

- Upon completion and generation of bitstream, the addresses of the FPGA VI must be generated
  - Rightclick FPGA VI > Launch C API generator
    - Save generated bitfile and header



#### Warning

Make sure that non of your indicators and controls are omitted by abiding with the data types defined above!



#### Labview RT VI Rules of thumb

- Ref : labviewRT\_sm\_example.vi
- No fixedpoint
- Developed lib VI/polymorphic VIs
  - IOC shared memory initialize.vi
  - IOC shared memory de-initialize.vi
  - SM read and increment.vi : Reads the variable from the shared memory
  - SM write and increment.vi : Writes the variable to the shared memory
- All VI MUST be chained with sm cluster input and output





#### Labview-RT simple example



#### Preparing ini and substitutions (1 / 4)

INI and substitutions can be generated manually (refer to any cfg.ini - have rules defined on top)

- [Settings]
  - Use Shared Memory, Path, Shared Memory Path, Destination Crio IP, Bitfile Name, Signature, Shared Memory Size
- [BIAddresses], [BIO], [AO], [AI], [BO], [SCALERS], [WAVEFORMS], [MBBI], [MBBO]
- [FXP\_XX]
  - Sign, Integer Word Length, Word Length
- [SCALERXX]
  - Done, Preset Values, Gate, OneShot, Enable, Number of Counters, Counters
- [WAVEFORMXX]
  - Type, Address, Size



## Preparing ini and substitutions (2 / 4)

#### OR use generation script

- Repo: <a href="https://gitlab.cnpem.br/SOL/CRIO/crio-utils.git">https://gitlab.cnpem.br/SOL/CRIO/crio-utils.git</a> (contains examples)
- Use the script ./gen\_cfg.py to process the header file. You may need to generate the RT file if labview RT is used.
- Check README.md for more information
- RT Variables naming in RT.list file (automatically generated in the VI cluster)
  - Naming must follow this syntax : RT\_<VARIABLETYPE>\_<NAME>.
    - VARIABLETYPE can be DBL, SGL, U64, U32, U16, U08, I64, I32, I16, I08, MBI, MBO
    - NAME must start with AI, BI, AO, BO, WF (when not MBI, MBO)
    - In case of WF, write length of array following the NAME and a space
- Run script twice. Once to generate a configuration template, and once to use the filled template

# Preparing ini and substitutions (3 / 4)





```
file "$(TOP)/db/devBICRIO.db.template"
{BL, EQ, DTYP, PIN, DESC}
       "CRIO2:9403A:BIO", "CrioBI", "DIO", "This is a Description of BI1"}
       "CRIO2:9403A:BI2", "CrioBI", "DI2", "This is a Description of BI3"}
       "CRIO2:9403A:BI19", "CrioBI", "DI19", "This is a Description of BI20"]
       "CRI02:9403A:BI22", "CrioBI", "DI22",
                                              "This is a Description of BI23"}
       "CRI02:9403A:BI10", "CrioBI", "DI10",
"SOL", "CRIO2:9403A:BI18", "CrioBI", "DI18",
       "CRIO2:9403A:BI13", "CrioBI", "DI13", "This is a Description of BI14"}
       "CRIO2:9403A:BI16", "CrioBI", "DI16", "This is a Description of BI17"}
       "CRI02:9403A:BI8", "CrioBI",
                                     "DI8", "This is a Description of BI9"}
       "CRIO2:9403A:BI14", "CrioBI", "DI14", "This is a Description of BI15"}
       "CRIO2:9403A:BIll", "CrioBI", "DIll", "This is a Description of BIl2"}
        "CRIO2:9403A:BI4", "CrioBI", "DI4", "This is a Description of BI5"}
        "CRIO2:RT:BIO". "CrioBI". "RT BOL BITest". "This is a Description of BIO
```

Ready to go
Cfg.ini,
Substitutions,
autosave &
initial values!

[Settings]
Use Shared Memory=1
Path=/usr/local/epics/apps/config/crio-ioc/
Shared Memory Path=/labview\_linux\_sm
Destination Crio IP=127.0.0.1
Bitfile Name=NiFpga\_fpga\_all\_example.lvbitx
Signature=B8DB11918E46DEE17EF2D2F610AEB859
Shared Memory Size=4096

[BIAddresses]
BI0=18040
RT\_B0L\_BITest=34

[BI0]
0=DI0
1=DI1
2=DI2

# Preparing ini and substitutions (4 / 4)

crio-ioc

ai.db.sub

[dawood.alnajjar@blnfs config]\$ tree crio-ioc

bi.db.sub bo.db.sub cfg.ini - crioioc.req init-pv.cmd init-recsync.cmd mbbi.db.sub mbbo.db.sub NiFpga\_bool\_test.lvbitx cfq.csv Generate **reference** folder command.sh that has all files necessary NiFpga bool test.h NiFpga bool test.lvbitx to reproduce that specific setup scaler.db.sub waveform.db.sub 1 directory, 18 files

# ./gen\_cfg.py

```
usage: gen_cfg.py [-h] [-u] [-d DST] [-p PATH] [-s SRC] [--binum BINUM]
         [--extract] [--ip IP] [--smfname SMFNAME] [--smsize SMSIZE]
         [--aikey AIKEY] [--aokey AOKEY] [--bokey BOKEY]
         [--bikey BIKEY] [--mbbikey MBBIKEY] [--mbbokey MBBOKEY]
         [--fxpkey FXPKEY] [--scalerkey SCALERKEY]
         [--waveformkey WAVEFORMKEY] [--beamline BEAMLINE]
         [--bidtyp BIDTYP] [--aidtyp AIDTYP] [--bodtyp BODTYP]
         [--aodtyp AODTYP] [--mbbodtyp MBBODTYP]
         [--mbbidtyp MBBIDTYP] [--wfdtyp WFDTYP] [--crio CRIO]
         [--loc LOC] [--scalerdtyp SCALERDTYP] [--cfgcsv CFGCSV]
         [--refcsv] [--delimiter DELIMITER]
```

For help:./gen\_cfg.py -h

#### Prepare nfs beamline/device folder

- Create /usr/local/setup-bl/<BEAMLINE>/<LOCATION>-<CRIONAME>/epics folder
- Create a softlink to your epics version
  - In -s /usr/local/epics-nfs/base/R3.15.6/ base
- Create apps folder
  - mkdir –p apps/config/crio-ioc && cd apps
- Softlink the latest CRIO-IOC
  - In —s /usr/local/epics-nfs/apps/crio-ioc/2019\_12\_12\_01/ crio-ioc (or the latest crio-ioc)
- Copy ini, substitutions and bitstream to nfs server /usr/local/setupbl/<BEAMLINE>/<CRIONAME>/epics/apps/config/crio-ioc
- Copy crio-ioc.cmd to nfs server /usr/local/setupbl/<BEAMLINE>/<CRIONAME>/epics/apps/config



#### Prepare nfs beamline/device folder

- Use the <a href="mailto:crioSetupBlFolder.sh">crioSetupBlFolder.sh</a> script installed in the /usr/bin folder of the nfs (also available in the <a href="https://gitlab.cnpem.br/SOL/Projetos/crio-first-setup.git">https://gitlab.cnpem.br/SOL/Projetos/crio-first-setup.git</a> repository.)(It generates symbolic links, and if scp is done, it will end up copying the real files instead of symlinks)
- usage: crioSetupBlFolder.sh <CRIO LOCATION> <CRIO POSTFIX> <CRIO IOC FOLDER NAME>
- Example: crioSetupBlFolders.sh A CRIO06 2019\_12\_12\_01

Move the generated folder to /usr/local/setup-bl/<BEAMLINE>/.

#### crio-ioc.cmd - Generic file (use as is)

```
#!/usr/local/epics/apps/crio-ioc/bin/linux-x86 64/CRIO
epicsEnvSet("TOP","/usr/local/epics/apps/crio-ioc")
epicsEnvSet("EPICS BASE","/usr/local/epics-nfs/base/R3.15.6")
epicsEnvSet("IOC","iocCRIO")
epicsEnvSet("CONFIG","/usr/local/epics/apps/config/crio-ioc")
epicsEnvSet("AUTOSAVE","/opt/autosave")
epicsEnvSet("RECCASTER", "/usr/local/epics-
   nfs/apps/recsync/1.4 epics 3.15/client")
cd ${TOP}
dbLoadDatabase "dbd/CRIO.dbd"
CRIO registerRecordDeviceDriver pdbbase
< "$(CONFIG)/init-recsync.cmd"
set requestfile path($(CONFIG))
set savefile path($(AUTOSAVE))
set pass1 restoreFile("crioioc.sav", "")
crioSupSetup("${CONFIG}/cfg.ini", 1)
```

```
## Load record instances
cd ${TOP}/iocBoot/${IOC}
dbLoadTemplate "${CONFIG}/bi.db.sub"
dbLoadTemplate "${CONFIG}/bo.db.sub"
dbLoadTemplate "${CONFIG}/ai.db.sub"
dbLoadTemplate "${CONFIG}/ao.db.sub"
dbLoadTemplate "${CONFIG}/scaler.db.sub"
dbLoadTemplate "${CONFIG}/waveform.db.sub"
dbLoadTemplate "${CONFIG}/mbbi.db.sub"
dbLoadTemplate "${CONFIG}/mbbo.db.sub"
iocInit
< "$(CONFIG)/init-pv.cmd"
create monitor set("crioioc.req", 1, "")
dbl
```

#### NFS setup-bl folder final structure

```
[dawood.alnajjar@blnfs SOL]$ tree A-CRI006/
A-CRI006/
 — epics
       apps
           config
                crio-ioc
                    ai.db.sub
                     ao.db.sub
                    bi.db.sub
                     bo.db.sub
                    cfg.ini
                    crioioc.req
                    init-pv.cmd

    init-recsync.cmd

                    mbbi.db.sub
                    mbbo.db.sub
                    NiFpga bool test.lvbitx
                    reference
                         cfa.csv
                         command.sh

    NiFpga bool test.h

    NiFpga bool test.lvbitx

                        RT.list
                     scaler.db.sub
                     waveform.db.sub
                crio-ioc.cmd
            crio-ioc -> /usr/local/epics-nfs/apps/R3.15.6/crio-ioc/2019 12 12 01
        base -> /usr/local/epics-nfs/base/R3.15.6
7 directories, 19 files
```

#### Setting up your CRIO – Linux

- Ssh to your CRIO
  - ssh admin@<CRIOIP>
  - passwd <sol legacy password>
  - opkg update
  - opkg install git
  - git clone <a href="https://gitlab.cnpem.br/SOL/Projetos/crio-first-setup.git">https://gitlab.cnpem.br/SOL/Projetos/crio-first-setup.git</a>
  - cd <u>crio-first-setup</u>
  - ./crioFirstSetup.sh (PBIS is not supported yet by CRIO)
    - Will create a default account with username <SOL> and password <sol legacy password>
- Now log out and log back in with the username SOL

# Running the CRIO IOC with your configuration

- From CRIO run the following command and you are ready to go!
  - /usr/local/epics/apps/config/crio-ioc.cmd
- Or run the iocs script to run in background as follows
  - iocs start

#### Limitations

- Naming permitted characters [a-zA-Z0-9\_]
- Binary inputs are limited to 64 inputs
- Moving U64, I64 (64-bits) from LabVIEW-RT to EPICS also is lossy since these variables are converted to double (52 bits precision)
- NI LabVIEW FPGA permitted array sizes (not necessary this is synthesizable, max array size tested U32 – 64 elements)
  - 18/U8 : 8188 elements
  - I16/U16: 4096 elements
  - I32/U32: 2047 elements
  - I64/U64: 1023 elements
- Synthesizable is ~75 elements

#### CRIO Tips

- Seems like controls default values do not work, and they are always set to 0
  - Numerical constants can be used
  - LabviewRT can be used to initialize the bitstream
  - IOC db file can be used to initialize
- The temperature module NI 9213 produces voltage readings, and this data needs to be processed.
  - Move this data to labviewRT and process it there. The temperature is then read from labviewRT by EPICS
- Large arrays on the FPGA can be moved to Labview RT using a DMA FIFO, and then passed to EPICS using waveform record