#### **IMPORTANT TOPICS**

- ➤ Introduction to CMOS scaling
- ➤It's History
- ➤It's Application
- ≥It's Working
- ≥lt's limitation
- Fin-FET {application ,working, adv and dis-adv, compare with CMOS}
- Technology mode {180nm, 90nm, ...}
- ➤ Difference b/w long and short channel
- ▶LT spice software
- ➤ Spice Modelling

#### INTRODUCTION TO CMOS

- \*CMOS (Complementary Metal-Oxide-Semiconductor) technology has been the backbone of the semiconductor industry.
- ❖It behaves as logic gate.
- ❖lt's components are pmos & nmos.



- ❖In pmos when Gate= 0V, then pmos will short circuit, act as ON, while when Gate= 1V, then pmos will open circuit, act as OFF.
- In nmos when Gate= 0V, then nmos will open circuit, act as OFF, while when Gate= 1V, then nmos will short circuit, act as ON.

### CMOS SCALING

- Defines as <u>reduction of the</u>

  <u>dimension</u> of different <u>parameters</u> of MOSFET.
- ♦ Why Scaling ???
- 1)Increase device packing density.
- 2)Improve <u>speed or frequency</u> response (1/L).
- 3)Improve current drive (<u>Transconductance Gm</u>).
- 4) Decrease Power consumption

# **TYPES OF SCALING**

# 1) Constant Field Scaling or Full Scaling:

In this, all the parameter of the MOSFET is scaled to understand it in a better way we will consider a case, suppose the scaling factor is "S" who's values greater than 1 (S>1) now consider all the parameters of MOSFET is scaled by scaling factor "S" then it's all parameter will get changed to a new value. For example, if the original gate length is "L" then after scaling it will become L' = L/S

In a similar way, all parameters of the MOSFET will get changed to their new value hence this type of scaling is known as the Full Scaling.

## 2) Constant Voltage Scaling:

In this only, the physical parameters of the MOSFET are Scaled-down such as the Gate length of the MOSFET is decreased, and this result In a **Short**Channel Effect which will directly affect the Drain Current, therefore the drain Current is Inversely proportional to gate length. And electrical Parameters are kept constant, such as the terminal voltage of the MOSFET is kept constant.

## 3) Lateral Scaling:

In this type of scaling only the width of the gate channel is scaled. It's commonly called a gate shrink. This type of scaling is used only in specific applications. the disadvantage associate with this type is the high electric field through the channel and hence it also causes a short channel effect.



| PARAMETER            | BEFORE<br>SCALING    | AFTER SCALING                               |                                                             |  |
|----------------------|----------------------|---------------------------------------------|-------------------------------------------------------------|--|
|                      |                      | FULL SCALING                                | VOLTAGE CONSTANT SCALING                                    |  |
| Channel length       | L                    | L' =L/s                                     | L' =L/s                                                     |  |
| Channel width        | w                    | W' =W/s                                     | W' =W/s                                                     |  |
| Gate oxide thickness | tox                  | tox' =tox/s                                 | tox' =tox/s                                                 |  |
| Junction depth       | Xi                   | <u>Xj'</u> = <u>Xj</u> /s                   | <u>Xi'</u> = <u>Xi</u> /s                                   |  |
| Power supply voltage | VDD                  | V <sub>DD</sub> ' =V <sub>DD</sub> /s       | V <sub>DD</sub> ' =V <sub>DD</sub>                          |  |
| Threshold voltage    | VTo                  | VTo' =VTo/s                                 | VTo' =VTo                                                   |  |
| Doping density       | NA, ND               | NA', ND' = SNA, SND                         | Na', Nd' =s2Na, s2Nd                                        |  |
| Oxide capacitance    | Сох                  | Cox' =Cox/s                                 | Cox' =Cox/S                                                 |  |
| Drain current        | ID                   | I <sub>D</sub> ' = s.I <sub>D</sub>         | ID' = s.ID                                                  |  |
| Power dissipation    | Po                   | Pp' =Pp/s <sup>2</sup>                      | PD' =S.PD                                                   |  |
| Power density        | P <sub>D</sub> /Area | P <sub>D</sub> /Area' =P <sub>D</sub> /Area | P <sub>D</sub> /Area' =s <sup>3</sup> .P <sub>D</sub> /Area |  |

## HISTORY OF CMOS

- √1963: Invention by Frank Wanlass at Fairchild Semiconductor.
- √1970s: Commercial adoption for low-power devices.
- √ 1980s: Dominance in microprocessors and memory.
- $\sqrt{1990s}$ : Key to the rise of personal computing.
- √2000s: Central to the mobile device revolution.
- √ 2010s: Advanced techniques like FinFETs and high-k/metal gates.
- √ 2020s: Innovations in materials, 3D integration, and quantum computing.

#### **WORKING OF CMOS**

#### •CMOS works on the principle of:

CMOS operates using **complementary pairs** of MOSFETs for low-power, noise-immune digital logic.

- •In CMOS logic gates a collection of n-type MOSFETs is arranged in a **<u>pull-down network</u>** between the output and the low voltage (Vss or ground).
- •Instead of the load resistor of NMOS logic gates, CMOS logic gates have a collection of p-type MOSFETs in a <u>pull-up network</u> between the output and the higher-voltage (Vdd).
- •Furthermore, for better understanding of CMOS working principle, we need to discuss various logic gates(which discuss bellow).

| NAME | SYMBOL       | BOOLEAN                                                                         |
|------|--------------|---------------------------------------------------------------------------------|
| ПОП  | A - 1        | Y=a                                                                             |
| AND  | A            | Y= <u>a.b</u><br>∘Q                                                             |
| OR   | A ← ≥ 1 —    | Y= <u>a+b</u><br>→ 0                                                            |
| NAND | A - & AB 1   | Y=(ab)                                                                          |
| NOR  |              | Y=( <u>a+b)</u>                                                                 |
| XOR  | A o = =1 ABC | $Y = (\alpha \bigoplus b)$ $+ \overline{ABC} + \overline{ABC} + \overline{ABC}$ |
| XNOR | A - AeB 1    | Y=(a⊕b)                                                                         |

# CMOS STRUCTURE OF INVERTER

#### **NMOS Transistor** (Pull-down Network):

- 1. The NMOS transistor is connected between the output and ground.
- 2. When the input is high (logic 1), the NMOS transistor conducts, providing a path to ground and pulling the output low (logic 0).

#### PMOS Transistor (Pull-up Network):

- The PMOS transistor is connected between the output and the supply voltage (Vdd).
- 2. When the input is low (logic 0), the PMOS transistor conducts, providing a path to Vdd and pulling the output high (logic 1).

# Fin-FET

- ❖It is Type of <u>Multi Gate</u> MOSFET.
- ❖It is widely use over <u>planar CMOS FET</u>.
- ❖ Fin is the channel in between Source and Drain.
- ❖FinFET can have two or four or more Fin in same structure.

| ❖It gives following advantages over FET |
|-----------------------------------------|
| Area of performance                     |
| Lower Power Leakage                     |
| Low Voltage operation                   |
| ☐ Low Retention Voltage for SRAM        |
| ☐ Better control over Current           |