#### 计算机学院课程

#### 计算机组成

## MIPS控制

#### 高小鹏

北京航空航天大学计算机学院 系统结构研究所

#### 提纲

- 内容主要取材
  - □ CS617的21讲
- 快速回顾数据通路
- 实现控制
- 时钟方法

# Great Idea #1: Levels of Representation/Interpretation



### Hardware Design Hierarchy



#### 提纲

- 内容主要取材
  - □ CS617的21讲
- 快速回顾数据通路
- 实现控制
- 时钟方法

#### Datapath Review

- Part of the processor; the hardware necessary to perform all operations required
  - Depends on exact ISA, RTL of instructions
- Major components:
  - PC and Register File (RegFile holds registers)
  - Instruction and Data Memory
  - ALU for operations (on two operands)
  - Extender (sign/zero extend)

#### Five Stages of the Datapath



#### Datapath and Control

- Route parts of datapath based on ISA needs
  - Add MUXes to select from multiple inputs
  - Add control signals for component inputs and MUXes
- Analyze control signals
  - How wide does each one need to be?
  - For each instruction, assign appropriate value for correct routing

#### MIPS-lite Instruction Fetch



#### MIPS-lite Datapath Control Signals

• ExtOp:  $0 \rightarrow$  "zero";  $1 \rightarrow$  "sign"

• ALUsrc:  $0 \rightarrow \text{busB}$ ;  $1 \rightarrow \text{imm}16$ 

• **ALUctr:** "ADD", "SUB", "OR"

• nPC\_sel:  $0 \rightarrow +4$ ;  $1 \rightarrow$  branch

• MemWr:  $1 \rightarrow$  write memory

• MemtoReg:  $0 \rightarrow ALU$ ;  $1 \rightarrow Mem$ 

• RegDst:  $0 \rightarrow$  "rt";  $1 \rightarrow$  "rd"

**RegWr:**  $1 \rightarrow$  write register



#### 提纲

- 内容主要取材
  - □ CS617的21讲
- 快速回顾数据通路
- 实现控制
- 时钟方法

#### Processor Design Process

- Five steps to design a processor:
  - 1. Analyze instruction set → datapath requirements
  - 2. Select set of datapath components & establish clock methodology
  - 3. Assemble datapath meeting the requirements



- 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer
- 5. Assemble the control logic
  - Formulate Logic Equations
  - Design Circuits

### **Purpose of Control**



#### MIPS-lite Instruction RTL

```
Instr
           Register Transfer Language
addu
           R[rd] \leftarrow R[rs] + R[rt]; PC \leftarrow PC + 4
subu
           R[rd] \leftarrow R[rs] - R[rt]; PC \leftarrow PC + 4
ori
           R[rt] \leftarrow R[rs] + zero ext(imm16); PC \leftarrow PC + 4
           R[rt] \leftarrow MEM[R[rs] + sign ext(imm16)];
lw
           PC \leftarrow PC + 4
           MEM[R[rs]+sign ext(imm16)] \leftarrow R[rs];
SW
           PC \leftarrow PC + 4
beq
           if(R[rs]==R[rt])
               then PC\leftarrow PC+4+[sign ext(imm16)||00]
               else PC←PC+4
```

### MIPS-lite Control Signals (1/2)

| Instr | Control Signals                                                                 |       |
|-------|---------------------------------------------------------------------------------|-------|
| addu  | ALUsrc=RegB, ALUctr="ADD", RegDst=rd, RenPC_sel="+4"                            | egWr, |
| subu  | ALUsrc=RegB, ALUctr="SUB", RegDst=rd, RenPC_sel="+4"                            | egWr, |
| ori   | ALUsrc=Imm, ALUctr="OR", RegDst=rt, Re<br>ExtOp="Zero", nPC_sel="+4"            | egWr, |
| lw    | ALUsrc=Imm, ALUctr="ADD", RegDst=rt, Re<br>ExtOp="Sign", MemtoReg, nPC_sel="+4" | egWr, |
| SW    | ALUsrc=Imm, ALUctr="ADD", Me<br>ExtOp="Sign", nPC_sel="+4"                      | emWr, |
| beq   | ALUsrc=RegB, ALUctr="SUB", nPC_sel="Br"                                         |       |

### MIPS-lite Control Signals (2/2)



All Supported Instructions

Now how do we implement this table with CL?

#### **Generating Boolean Expressions**

- Idea #1: Treat instruction names as Boolean variables!
  - opcode and funct bits are available to us
  - Use gates to generate signals that are 1 when it is a particular instruction and 0 otherwise

#### Examples:

### Generating Boolean Expressions

- Idea #2: Use instruction variables to generate control signals
  - Make each control signal the combination of all instructions that need that signal to be a 1
- Examples:
- What about don't cares (X's)?
  - Want simpler expressions; set to 0!

### Controller Implementation

Use these two ideas to design controller:



### AND Control Logic in Logisim



### OR Control Logic in Logisim



7/24/2012



#### 提纲

- 内容主要取材
  - □ CS617的21讲
- 快速回顾数据通路
- 实现控制
- 时钟方法

#### Register Timing Terms (Review)

- Setup Time: how long the input must be stable before the CLK trigger for proper input read
- Hold Time: how long the input must be stable after the CLK trigger for proper input read
- "CLK-to-Q" Delay: how long it takes the output to change, measured from the CLK trigger

#### Maximum Clock Frequency

- What is the max frequency of this circuit?
  - Limited by how much time needed to get correct
     Next State to Register



#### The Critical Path

- The critical path is the longest delay between any two registers in a circuit
- The clock period must be longer than this critical path, or the signal will not propagate properly to that next register



### Clocking Methodology



- Storage elements (RegFile, Mem, PC) triggered by same clock
- Critical path determines length of clock period
  - This includes CLK-to-Q delay and setup delay
- So far we have built a single cycle CPU entire instructions are executed in 1 clock cycle
  - Up next: pipelining to execute instructions in 5 clock cycles

#### Register-Register Timing: One Complete Cycle for addu



7/24/2012



#### Register-Register Timing: One Complete Cycle for addu



### Single Cycle Performance

- Assume time for actions are 100ps for register read or write; 200ps for other events
- Minimum clock period is?

| Instr    | Instr<br>fetch | Register read | ALU op | Memory access | Register write | Total<br>time |
|----------|----------------|---------------|--------|---------------|----------------|---------------|
| lw       | 200ps          | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps         |
| SW       | 200ps          | 100 ps        | 200ps  | 200ps         |                | 700ps         |
| R-format | 200ps          | 100 ps        | 200ps  |               | 100 ps         | 600ps         |
| beq      | 200ps          | 100 ps        | 200ps  |               |                | 500ps         |

- What can we do to improve clock rate?
- Will this improve performance as well?
  - Want increased clock rate to mean faster programs

### 作业1

| 《计算机组<br>成与设计》 | Logicsim | WORD         |
|----------------|----------|--------------|
| 4.3            |          | $\checkmark$ |
| 4.4            |          | $\checkmark$ |
| 4.5            | √(4.5.1) | $\checkmark$ |
| 4.7            |          | ✓            |
| 4.10           |          | ✓            |

#### 作业2

- Logicsim
  - □ 以上次作用3的设计2为基础,实现完整的单周期 CPU
  - □ 构造一个至少20条以上指令的测试程序
    - ◆ 每个类型的指令必须出现1次以上
- Word
  - □ 简要论述设计要点,并对测试用例及测试结果进 行简单分析

#### MIPS-lite控制信号

|          | ADDU                   | SUBU | ORI | LW | SW | BEQ |
|----------|------------------------|------|-----|----|----|-----|
| nPC_sel  | <b>\`</b> +4 <b>''</b> |      |     |    |    |     |
| RegDst   | rd                     |      |     |    |    |     |
| ALUSrc   | RegB                   |      |     |    |    |     |
| ALUctl   | "ADD"                  |      |     |    |    |     |
| ExtOp    |                        |      |     |    |    |     |
| MemtoReg |                        |      |     |    |    |     |
| RegWr    | 1                      |      |     |    |    |     |
| MemWr    |                        |      |     |    |    |     |

ADDU SUBU ORI LW

nPC\_sel

#### MIPS-lite控制信号

|          | ADDU           | SUBU | ORI | LW | SW | BEQ |
|----------|----------------|------|-----|----|----|-----|
| nPC_sel  | ``+4 <i>''</i> |      |     |    |    |     |
| RegDst   | rd             |      |     |    |    |     |
| ALUSrc   | RegB           |      |     |    |    |     |
| ALUctl   | "ADD"          |      |     |    |    |     |
| ExtOp    |                |      |     |    |    |     |
| MemtoReg |                |      |     |    |    |     |
| RegWr    | 1              |      |     |    |    |     |
| MemWr    |                |      |     |    |    |     |



### MIPS-lite Control Signals (1/2)

#### Instr Control Signals addu ALUsrc=ReqB, ALUctr="ADD", ReqDst=rd, ReqWr, nPC sel="+4" subi RegWr, rt <u>nPC sel</u> Instr rd RegDst **Fetch** CLKori RegWr, Unit **ALUctr** <u>RegWr</u> zero MemtoReg busA 32 **MemWr** RW RA RB lw RegWr, busW 32 RegFile 32 busB MemWr, SW 32 WrEn Addr Extender imm16-Data In Data // beq 32 16 Memory CLK-**ALUSrc** 7/24/20 36 ExtOp