













MSP430FR5969, MSP430FR59691, MSP430FR5968, MSP430FR5967 MSP430FR5959, MSP430FR5958, MSP430FR5957 MSP430FR5949, MSP430FR5948, MSP430FR5947, MSP430FR59471

SLAS704F - OCTOBER 2012-REVISED MARCH 2017

# MSP430FR59xx Mixed-Signal Microcontrollers

#### 1 Device Overview

#### 1.1 Features

- Embedded Microcontroller
  - 16-Bit RISC Architecture up to 16-MHz Clock
  - Wide Supply Voltage Range (1.8 V to 3.6 V) (1)
- Optimized Ultra-Low-Power Modes
  - Active Mode: Approximately 100 μA/MHz
  - Standby (LPM3 With VLO): 0.4 μA (Typical)
  - Real-Time Clock (LPM3.5): 0.25 μA (Typical) (2)
  - Shutdown (LPM4.5): 0.02 μA (Typical)
- Ultra-Low-Power Ferroelectric RAM (FRAM)
  - Up to 64KB of Nonvolatile Memory
  - Ultra-Low-Power Writes
  - Fast Write at 125 ns Per Word (64KB in 4 ms)
  - Unified Memory = Program + Data + Storage in One Single Space
  - 10<sup>15</sup> Write Cycle Endurance
  - Radiation Resistant and Nonmagnetic
- Intelligent Digital Peripherals
  - 32-Bit Hardware Multiplier (MPY)
  - 3-Channel Internal DMA
  - Real-Time Clock (RTC) With Calendar and Alarm Functions
  - Five 16-Bit Timers With up to Seven Capture/Compare Registers Each
  - 16-Bit Cyclic Redundancy Checker (CRC)
- · High-Performance Analog
  - 16-Channel Analog Comparator
  - 12-Bit Analog-to-Digital Converter (ADC)
     With Internal Reference and Sample-and-Hold and up to 16 External Input Channels
- Multifunction Input/Output Ports
  - All Pins Support Capacitive Touch Capability With No Need for External Components
- (1) Minimum supply voltage is restricted by SVS levels.
- (2) RTC is clocked by a 3.7-pF crystal.

# 1.2 Applications

- Metering
- Energy Harvested Sensor Nodes
- Wearable Electronics

- Accessible Bit-, Byte-, and Word-Wise (in Pairs)
- Edge-Selectable Wake From LPM on All Ports
- Programmable Pullup and Pulldown on All Ports
- Code Security and Encryption
  - 128-Bit or 256-Bit AES Security Encryption and Decryption Coprocessor
  - Random Number Seed for Random Number Generation Algorithms
- Enhanced Serial Communication
  - eUSCI\_A0 and eUSCI\_A1 Support
    - UART With Automatic Baud-Rate Detection
    - IrDA Encode and Decode
    - SPI
  - eUSCI\_B0 Supports
    - I<sup>2</sup>C With Multiple Slave Addressing
    - SPI
  - Hardware UART and I<sup>2</sup>C Bootloader (BSL)
- · Flexible Clock System
  - Fixed-Frequency DCO With 10 Selectable Factory-Trimmed Frequencies
  - Low-Power Low-Frequency Internal Clock Source (VLO)
  - 32-kHz Crystals (LFXT)
  - High-Frequency Crystals (HFXT)
- Development Tools and Software
  - Free Professional Development Environments With EnergyTrace++™ Technology
  - Development Kit (MSP-TS430RGZ48C)
- Family Members
  - Device Comparison Summarizes the Available Device Variants and Package Types
- For Complete Module Descriptions, See the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide
- Sensor Management
- Data Logging

#### 1.3 Description

The MSP430™ ultra-low-power (ULP) FRAM platform combines uniquely embedded FRAM and a holistic ultra-low-power system architecture, allowing innovators to increase performance at lowered energy budgets. FRAM technology combines the speed, flexibility, and endurance of SRAM with the stability and reliability of flash at much lower power.

The MSP430 ULP FRAM portfolio consists of a diverse set of devices featuring FRAM, the ULP 16-bit MSP430 CPU, and intelligent peripherals targeted for various applications. The ULP architecture showcases seven low-power modes, optimized to achieve extended battery life in energy-challenged applications.

#### Device Information (1)

| PART NUMBER      | PACKAGE    | BODY SIZE (2)    |
|------------------|------------|------------------|
| MSP430FR5969IRGZ | VQFN (48)  | 7 mm × 7 mm      |
| MSP430FR5959IRHA | VQFN (40)  | 6 mm × 6 mm      |
| MSP430FR5959IDA  | TSSOP (38) | 12.5 mm × 6.2 mm |

- (1) For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 9, or see the TI website at www.ti.com.
- (2) The sizes shown here are approximations. For the package dimensions with tolerances, see the *Mechanical Data* in Section 9.

# 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the devices.



Copyright © 2016, Texas Instruments Incorporated

- A. The low-frequency (LF) crystal oscillator and the corresponding LFXIN and LFXOUT pins are available in the MSP430FR5x6x and MSP430FR5x4x devices only.
- RTC\_B is available only in conjunction with the LF crystal oscillator in MSP430FR5x6x and MSP430FR5x4x devices.

  The high-frequency (HF) crystal oscillator and the corresponding HFXIN and HFXOUT pins are available in the MSP430FR5x6x and MSP430FR5x5x devices only.
  - MSP430FR5x5x devices with the HF crystal oscillator only do not include the RTC\_B module.

Figure 1-1. Functional Block Diagram





# **Table of Contents**

| 1 | Devi       | ce Overview                                                 | . <u>1</u> |   | 5.13  | Emulation and Debug                               | . 52       |
|---|------------|-------------------------------------------------------------|------------|---|-------|---------------------------------------------------|------------|
|   | 1.1        | Features                                                    | <u>1</u>   | 6 | Deta  | illed Description                                 | 53         |
|   | 1.2        | Applications                                                | . <u>1</u> |   | 6.1   | Overview                                          | 53         |
|   | 1.3        | Description                                                 | <u>1</u>   |   | 6.2   | CPU                                               | <u>53</u>  |
|   | 1.4        | Functional Block Diagram                                    | <u>2</u>   |   | 6.3   | Operating Modes                                   | <u>5</u> 4 |
| 2 | Revi       | sion History                                                | 4          |   | 6.4   | Interrupt Vector Table and Signatures             | <u>57</u>  |
| 3 | Devi       | ce Comparison                                               | <u>5</u>   |   | 6.5   | Memory Organization                               | 60         |
|   | 3.1        | Related Products                                            | 6          |   | 6.6   | Bootloader (BSL)                                  | 60         |
| 4 | Term       | ninal Configuration and Functions                           | . <u>7</u> |   | 6.7   | JTAG Operation                                    | <u>6</u> 1 |
|   | 4.1        | Pin Diagrams                                                | <u> 7</u>  |   | 6.8   | FRAM                                              | 62         |
|   | 4.2        | Signal Descriptions                                         | <u>12</u>  |   | 6.9   | Memory Protection Unit Including IP Encapsulation | 62         |
|   | 4.3        | Pin Multiplexing                                            | 16         |   | 6.10  | Peripherals                                       | 63         |
|   | 4.4        | Connection of Unused Pins                                   | 16         |   | 6.11  | Input/Output Diagrams                             | . 84       |
| 5 | Spec       | cifications                                                 | 17         |   | 6.12  | Device Descriptor (TLV)                           | 112        |
|   | 5.1        | Absolute Maximum Ratings                                    | 17         |   | 6.13  | Identification                                    | 114        |
|   | 5.2        | ESD Ratings                                                 | 17         | 7 | Appl  | lications, Implementation, and Layout             | 115        |
|   | 5.3        | Recommended Operating Conditions                            | 17         |   | 7.1   | Device Connection and Layout Fundamentals         | 115        |
|   | 5.4        | Active Mode Supply Current Into V <sub>CC</sub> Excluding   |            |   | 7.2   | Peripheral- and Interface-Specific Design         |            |
|   |            | External Current                                            | <u>18</u>  |   |       | Information                                       |            |
|   | 5.5        | Typical Characteristics – Active Mode Supply                | 40         | 8 | Devi  | ice and Documentation Support                     | <u>121</u> |
|   | <b>-</b> - | Currents                                                    | <u>19</u>  |   | 8.1   | Getting Started and Next Steps                    | <u>121</u> |
|   | 5.6        | Into V <sub>CC</sub> Excluding External Current             | 19         |   | 8.2   | Device Nomenclature                               |            |
|   | 5.7        | Low-Power Mode (LPM2, LPM3, LPM4) Supply                    | 10         |   | 8.3   | Tools and Software                                | 123        |
|   |            | Currents (Into V <sub>CC</sub> ) Excluding External Current | 20         |   | 8.4   | Documentation Support                             | 125        |
|   | 5.8        | Low-Power Mode (LPM3.5, LPM4.5) Supply                      |            |   | 8.5   | Related Links                                     | 126        |
|   |            | Currents (Into V <sub>CC</sub> ) Excluding External Current | <u>21</u>  |   | 8.6   | Community Resources                               | 127        |
|   | 5.9        | Typical Characteristics, Low-Power Mode Supply              | 00         |   | 8.7   | Trademarks                                        | 127        |
|   | E 10       | Currents                                                    | <u>22</u>  |   | 8.8   | Electrostatic Discharge Caution                   | 127        |
|   | 5.10       | Typical Characteristics, Current Consumption per Module     | 23         |   | 8.9   | Export Control Notice                             | 127        |
|   | 5.11       | Thermal Resistance Characteristics                          | _          |   | 8.10  | Glossary                                          | 127        |
|   | 5.12       | Timing and Switching Characteristics                        |            | 9 |       | hanical, Packaging, and Orderable                 |            |
|   | J          |                                                             | =-         |   | Infor | rmation                                           | 128        |



# 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from March 10, 2015 to March 9, 2017                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Page                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| <ul> <li>Removed "at Rates up to 10 Mbps" from SPI features list item.</li> <li>Added Section 3.1, Related Products.</li> <li>Updated the requirements for the capacitor on the RST/NMI pin in Table 4-2, Connection of Unused Pins.</li> <li>Added second row to t<sub>Sample</sub> parameter in Table 5-23, 12-Bit ADC, Timing Parameters.</li> <li>Removed ADC12DIV from the formula for the t<sub>CONVERT</sub> TYP time, because ADC12CLK is after division.</li> <li>Added "R<sub>S</sub> &lt; 10 kΩ" to the note that starts "Approximately 10 Tau (τ) are needed" on Table 5-23, 12-Bit ADC, Timing Parameters.</li> <li>Changed the note that starts "Tools that access the Spy-Bi-Wire and BSL interfaces"</li> <li>Changed Updated Section 6.3, Operating Modes, and its subsections.</li> <li>Changed description in Section 6.4, Interrupt Vector Table and Signatures.</li> <li>Added Figure 6-1.</li> <li>Changed Table 6-4, Interrupt Sources, Flags, and Vectors: removed Reserved vectors and moved Signatures to</li> </ul> | 6<br>. 16<br>. 45<br>. 45<br>. 52<br>. 54<br>. 57 |
| Table 6-5  • Added Table 6-5, Signatures, and moved contents from Table 6-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                   |
| <ul> <li>Throughout document, changed "bootstrap loader" to "bootloader".</li> <li>Corrected spelling of NMIIFG in Table 6-11, System Module Interrupt Vector Registers.</li> <li>Added AESACTL1 register in Table 6-48, AES Accelerator Registers.</li> <li>Corrected value in "x" column for PJ.7/HFXOUT row.</li> <li>Changed the requirements for the capacitor on the RST/NMI pin in Section 7.1.4, Reset.</li> <li>Replaced former section Development Tools Support with Section 8.3, Tools and Software.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 60<br>. 66<br>. 83<br>109<br>118<br>123         |



# 3 Device Comparison

Table 3-1 summarizes the available family members.

Table 3-1. Device Comparison<sup>(1)(2)</sup>

| DEVICE         | FRAM<br>(KB) | SRAM<br>(KB) | CLOCK<br>SYSTEM     | ADC12_B              | Comp_E                                         | Timer_A <sup>(3)</sup>                     | Timer_B <sup>(4)</sup> | eU:                 | SCI<br>B <sup>(6)</sup> | AES   | BSL              | I/O    | PACKAGE |      |        |       |
|----------------|--------------|--------------|---------------------|----------------------|------------------------------------------------|--------------------------------------------|------------------------|---------------------|-------------------------|-------|------------------|--------|---------|------|--------|-------|
| MSP430FR5969   | 64           | 2            | DCO<br>HFXT<br>LFXT | 16 ext, 2 int ch.    | 16 ch.                                         | 3, 3 <sup>(7)</sup><br>2, 2 <sup>(8)</sup> | 7                      | 2                   | 1                       | yes   | UART             | 40     | 48 RGZ  |      |        |       |
| MSP430FR59691  | 64           | 2            | DCO<br>HFXT<br>LFXT | 16 ext, 2 int ch.    | 16 ch.                                         | 3, 3 <sup>(7)</sup><br>2, 2 <sup>(8)</sup> | 7                      | 2                   | 1                       | yes   | I <sup>2</sup> C | 40     | 48 RGZ  |      |        |       |
| MSP430FR5968   | 48           | 2            | DCO<br>HFXT<br>LFXT | 16 ext, 2 int ch.    | 16 ch.                                         | 3, 3 <sup>(7)</sup><br>2, 2 <sup>(8)</sup> | 7                      | 2                   | 1                       | yes   | UART             | 40     | 48 RGZ  |      |        |       |
| MSP430FR5967   | 32           | 1            | DCO<br>HFXT<br>LFXT | 16 ext, 2 int ch.    | 16 ch.                                         | 3, 3 <sup>(7)</sup><br>2, 2 <sup>(8)</sup> | 7                      | 2                   | 1                       | yes   | UART             | 40     | 48 RGZ  |      |        |       |
| MOD 4005D50 40 | DCO          | DCO          | 14 ext, 2 int ch.   | 40 ah                | 3, 3 <sup>(7)</sup>                            | -                                          | 2                      |                     |                         | LIADT | 33               | 40 RHA |         |      |        |       |
| MSP430FR5949   | 64           | 2            | LFXT                | 12 ext,<br>2 int ch. | 16 ch. 3, 3 (*) 2, 2 (8)                       | 7                                          | 2                      | 1                   | yes                     | UART  | 31               | 38 DA  |         |      |        |       |
| MSP430FR5948   | 48           | 2            | DCO                 | 14 ext,<br>2 int ch. | 16 ob                                          | 16 ch.                                     | 16 ob                  | 3, 3 <sup>(7)</sup> | 7                       | 2     | 1                | yes    | UART    | 33   | 40 RHA |       |
| W3F43UFK3940   | 40           | 2            | LFXT                | 12 ext,<br>2 int ch. | TO CIT.                                        | 2, 2 <sup>(8)</sup>                        | _                      |                     | ,00                     | OAIXI | 31               | 38 DA  |         |      |        |       |
| MSP430FR5947   | 32           | 1            | DCO                 | 14 ext,<br>2 int ch. | 16 ch. 3, 3 <sup>(7)</sup> 2, 2 <sup>(8)</sup> | 7                                          | 2                      | 1                   | 1/00                    | UART  | 33               | 40 RHA |         |      |        |       |
| W3F43UFK3947   | 32           | '            | LFXT                | 12 ext,<br>2 int ch. |                                                | 2, 2 <sup>(8)</sup>                        | ,                      | 2                   | ,                       | yes   | UART             | 31     | 38 DA   |      |        |       |
| MSP430FR59471  | 32           | 1            | DCO<br><b>LFXT</b>  | 14 ext,<br>2 int ch. | 16 ch.                                         | 3, 3 <sup>(7)</sup><br>2, 2 <sup>(8)</sup> | 7                      | 2                   | 1                       | yes   | I <sup>2</sup> C | 33     | 40 RHA  |      |        |       |
|                |              |              | DCO                 | 14 ext,<br>2 int ch. |                                                | 3, 3 <sup>(7)</sup>                        |                        |                     |                         |       |                  | 33     | 40 RHA  |      |        |       |
| MSP430FR5959   | 64           | 2            | HFXT                | 12 ext,<br>2 int ch. | 16 ch.                                         | xt, 16 ch.                                 | 16 ch.                 | 16 ch.              | 2, 2 <sup>(8)</sup>     | 7     | 2                | 1      | yes     | UART | 31     | 38 DA |
| MODAGOEDEGE    | 40           |              | DCO                 | 14 ext,<br>2 int ch. | 14 ext,<br>2 int ch.<br>12 ext,                | 3, 3 <sup>(7)</sup>                        | 7                      |                     | ,                       |       | LIADT            | 33     | 40 RHA  |      |        |       |
| MSP430FR5958   | 48           | 2            | HFXT                | 12 ext,<br>2 int ch. |                                                | 2, 2 <sup>(8)</sup>                        | 7                      | 2                   | 1                       | yes   | UART             | 31     | 38 DA   |      |        |       |
| MSP430FR5957   | 32           | 1            | DCO                 | 14 ext,<br>2 int ch. | 16 ch.                                         | 3, 3 <sup>(7)</sup>                        | 7                      | 2                   | 1                       | 1/00  | UART             | 33     | 40 RHA  |      |        |       |
| NIOF43UFK3337  | 32           | 1            | HFXT                | 12 ext,<br>2 int ch. | TO CII.                                        | 2, 2 <sup>(8)</sup>                        | 7                      | 2                   | 1                       | yes   | UART             | 31     | 38 DA   |      |        |       |

- (1) For the most current device, package, and ordering information for all available devices, see the *Package Option Addendum* in Section 9, or see the TI website at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at <a href="https://www.ti.com/packaging">www.ti.com/packaging</a>.
- (3) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 capture/compare registers and PWM output generators and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.
- (4) Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 capture/compare registers and PWM output generators and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.
- (5) eUSCI\_A supports UART with automatic baud-rate detection, IrDA encode and decode, and SPI.
- (6) eUSCI\_B supports I<sup>2</sup>C with multiple slave addresses, and SPI.
- (7) Timers TA0 and TA1 provide internal and external capture/compare inputs and internal and external PWM outputs.
- (8) Timers TA2 and TA3 provide only internal capture/compare inputs and only internal PWM outputs (if any).



#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- **Products for TI Microcontrollers** TI's low-power and high-performance MCUs, with wired and wireless connectivity options, are optimized for a broad range of applications.
- Products for MSP430 Ultra-Low-Power Microcontrollers One platform. One ecosystem. Endless possibilities. Enabling the connected world with innovations in ultra-low-power microcontrollers with advanced peripherals for precise sensing and measurement.
- MSP430FRxx FRAM Microcontrollers 16-bit microcontrollers for ultra-low-power sensing and system management in building automation, smart grid, and industrial designs.
- Companion Products for MSP430FR5969 Review products that are frequently purchased or used with this product.
- Reference Designs for MSP430FR5969 The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



# 4 Terminal Configuration and Functions

# 4.1 Pin Diagrams

Figure 4-1 shows the 48-pin RGZ package for the MSP430FR596x and MSP430FR596x1 MCUs.



NOTE: TI recommends connecting the QFN package pad to V<sub>SS</sub>. NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX NOTE: On devices with I<sup>2</sup>C BSL: P1.6: BSLSDA; P1.7: BSLSCL

Figure 4-1. 48-Pin RGZ Package (Top View) - MSP430FR596x and MSP430FR596x1

MSP430FR5958 MSP430FR5957 MSP430FR5949 MSP430FR5948 MSP430FR5947 MSP430FR59471

Figure 4-2 shows the 40-pin RHA package for the MSP430FR594x and MSP430FR594x1 MCUs (LFXT only).



NOTE: TI recommends connecting the QFN package pad to V<sub>SS</sub>. NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX NOTE: On devices with I<sup>2</sup>C BSL: P1.6: BSLSDA; P1.7: BSLSCL

Figure 4-2. 40-Pin RHA Package (Top View) - MSP430FR594x and MSP430FR594x1



Figure 4-3 shows the 38-pin DA package for the MSP430FR594x MCUs (LFXT only).



NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX

Figure 4-3. 38-Pin DA Package (Top View) - MSP430FR594x

Figure 4-4 shows the 40-pin RHA package for the MSP430FR595x MCUs (HFXT only).



NOTE: TI recommends connecting the QFN package pad to  $V_{SS}$ . NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX

Figure 4-4. 40-Pin RHA Package (Top View) - MSP430FR595x



Figure 4-5 shows the 38-pin DA package for the MSP430FR595x MCUs (HFXT only).



NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX

Figure 4-5. 38-Pin DA Package (Top View) - MSP430FR595x



# 4.2 Signal Descriptions

Table 4-1 describes the signals for all device variants and package options.

# **Table 4-1. Signal Descriptions**

| TEDMIN                                             | ٨١  |                                |     |                    | le 4-1. Signal Descriptions                                                                                                                                                                                                                                                                                                                                |  |  |  |
|----------------------------------------------------|-----|--------------------------------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TERMIN                                             | AL  | NO (2)                         |     | I/O <sup>(1)</sup> | DECODINE                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| NAME                                               | RG7 | NO. <sup>(2)</sup> IRGZ RHA DA |     | 1/0                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| P1.0/TA0.1/DMAE0/<br>RTCCLK/A0/C0/VREF-/<br>VeREF- | 1   | 1                              | 5   | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TA0 CCR1 capture: CCl1A input, compare: Out1 External DMA trigger RTC clock calibration output (not available on MSP430FR5x5x devices) Analog input A0 for ADC Comparator input C0 Output of negative reference voltage Input for an external negative reference voltage to the ADC |  |  |  |
| P1.1/TA0.2/TA1CLK/<br>COUT/A1/C1/VREF+/<br>VeREF+  | 2   | 2                              | 6   | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TA0 CCR2 capture: CCI2A input, compare: Out2 TA1 input clock Comparator output Analog input A1 for ADC Comparator input C1 Output of positive reference voltage Input for an external positive reference voltage to the ADC                                                         |  |  |  |
| P1.2/TA1.1/TA0CLK/<br>COUT/A2/C2                   | 3   | 3                              | 7   | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TA1 CCR1 capture: CCl1A input, compare: Out1  TA0 input clock  Comparator output  Analog input A2 for ADC  Comparator input C2                                                                                                                                                     |  |  |  |
| P3.0/A12/C12                                       | 4   | 4                              | 8   | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  Analog input A12 for ADC  Comparator input C12                                                                                                                                                                                                                                     |  |  |  |
| P3.1/A13/C13                                       | 5   | 5                              | 9   | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 Analog input A13 for ADC Comparator input C13                                                                                                                                                                                                                                       |  |  |  |
| P3.2/A14/C14                                       | 6   | 6                              | 10  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  Analog input A14 for ADC  Comparator input C14                                                                                                                                                                                                                                     |  |  |  |
| P3.3/A15/C15                                       | 7   | 7                              | 11  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  Analog input A15 for ADC  Comparator input C15                                                                                                                                                                                                                                     |  |  |  |
| P4.7                                               | 8   | N/A                            | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TA1 CCR2 capture: CCl2A input, compare: Out2                                                                                                                                                               |  |  |  |
| P1.3/TA1.2/UCB0STE/<br>A3/C3                       | 9   | 8                              | 12  | I/O                | Slave transmit enable – eUSCI_B0 SPI mode  Analog input A3 for ADC  Comparator input C3                                                                                                                                                                                                                                                                    |  |  |  |

<sup>(1)</sup> I = input, O = output

<sup>(2)</sup> N/A = not available



# **Table 4-1. Signal Descriptions (continued)**

| TERMINA                              | AL         |     |     |                    |                                                                                                                                                                                                 |  |  |
|--------------------------------------|------------|-----|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME NO. <sup>(2)</sup>              |            |     |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                     |  |  |
| NAIVIE                               | RGZ RHA DA |     |     |                    |                                                                                                                                                                                                 |  |  |
| P1.4/TB0.1/UCA0STE/<br>A4/C4         | 10         | 9   | 13  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TB0 CCR1 capture: CCl1A input, compare: Out1  Slave transmit enable – eUSCI_A0 SPI mode                                 |  |  |
|                                      |            |     |     |                    | Analog input A4 for ADC  Comparator input C4  General-purpose digital I/O with port interrupt and wakeup from LPMx.5                                                                            |  |  |
| P1.5/TB0.2/UCA0CLK/<br>A5/C5         | 11         | 10  | 14  | I/O                | TB0 CCR2 capture: CCI2A input, compare: Out2  Clock signal input – eUSCI_A0 SPI slave mode, Clock signal output – eUSCI_A0 SPI master mode  Analog input A5 for ADC                             |  |  |
|                                      |            |     |     |                    | Comparator input C5                                                                                                                                                                             |  |  |
|                                      |            |     |     |                    | General-purpose digital I/O Test data output port                                                                                                                                               |  |  |
| PJ.0/TDO/TB0OUTH/<br>SMCLK/SRSCG1/C6 | 12         | 11  | 15  | I/O                | Switch all PWM outputs high impedance input – TB0 SMCLK output Low-Power Debug: CPU Status Register Bit SCG1                                                                                    |  |  |
|                                      |            |     |     |                    | Comparator input C6                                                                                                                                                                             |  |  |
| PJ.1/TDI/TCLK/MCLK/<br>SRSCG0/C7     | 13         | 12  | 16  | I/O                | General-purpose digital I/O  Test data input or test clock input  MCLK output  Low-Power Debug: CPU Status Register Bit SCG0                                                                    |  |  |
| PJ.2/TMS/ACLK/<br>SROSCOFF/C8        | 14         | 13  | 17  | I/O                | Comparator input C7  General-purpose digital I/O  Test mode select  ACLK output  Low-Power Debug: CPU Status Register Bit OSCOFF  Comparator input C8                                           |  |  |
| PJ.3/TCK/<br>SRCPUOFF/C9             | 15         | 14  | 18  | I/O                | General-purpose digital I/O  Test clock  Low-Power Debug: CPU Status Register Bit CPUOFF  Comparator input C9                                                                                   |  |  |
| P4.0/A8                              | 16         | 15  | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 Analog input A8 for ADC                                                                                                  |  |  |
| P4.1/A9                              | 17         | 16  | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 Analog input A9 for ADC                                                                                                  |  |  |
| P4.2/A10                             | 18         | N/A | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 Analog input A10 for ADC                                                                                                 |  |  |
| P4.3/A11                             | 19         | N/A | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  Analog input A11 for ADC                                                                                                |  |  |
| P2.5/TB0.0/UCA1TXD/<br>UCA1SIMO      | 20         | 17  | 19  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR0 capture: CCl0B input, compare: Out0 Transmit data – eUSCI_A1 UART mode Slave in, master out – eUSCI_A1 SPI mode |  |  |

MSP430FR5958 MSP430FR5957 MSP430FR5949 MSP430FR5948 MSP430FR5947 MSP430FR59471



# **Table 4-1. Signal Descriptions (continued)**

| TERMINAL                                        |                    |     |                    |             |                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------------------------------------------|--------------------|-----|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                 | NO. <sup>(2)</sup> |     | I/O <sup>(1)</sup> | DESCRIPTION |                                                                                                                                                                                                                                                                                                  |  |  |  |
| NAME                                            | RGZ                | RHA | DA                 |             |                                                                                                                                                                                                                                                                                                  |  |  |  |
| P2.6/TB0.1/UCA1RXD/<br>UCA1SOMI                 | 21                 | 18  | 20                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TB0 CCR1 compare: Out1  Receive data – eUSCI_A1 UART mode  Slave out, master in – eUSCI_A1 SPI mode                                                                                                                      |  |  |  |
| TEST/SBWTCK                                     | 22                 | 19  | 21                 | ı           | Test mode pin – select digital I/O on JTAG pins Spy-Bi-Wire input clock                                                                                                                                                                                                                          |  |  |  |
| RST/NMI/SBWTDIO                                 | 23                 | 20  | 22                 | I/O         | Reset input active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output                                                                                                                                                                                                               |  |  |  |
| P2.0/TB0.6/UCA0TXD/<br>UCA0SIMO/TB0CLK/<br>ACLK | 24                 | 21  | 23                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR6 capture: CCl6B input, compare: Out6 Transmit data – eUSCI_A0 UART mode BSL Transmit (UART BSL) Slave in, master out – eUSCI_A0 SPI mode TB0 clock input ACLK output                                              |  |  |  |
| P2.1/TB0.0/UCA0RXD/<br>UCA0SOMI/TB0.0           | 25                 | 22  | 24                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TB0 CCR0 capture: CCI0A input, compare: Out0  Receive data – eUSCI_A0 UART mode  BSL receive (UART BSL)  Slave out, master in – eUSCI_A0 SPI mode  TB0 CCR0 capture: CCI0A input, compare: Out0                          |  |  |  |
| P2.2/TB0.2/UCB0CLK                              | 26                 | 23  | 25                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR2 compare: Out2 Clock signal input – eUSCI_B0 SPI slave mode Clock signal output – eUSCI_B0 SPI master mode                                                                                                        |  |  |  |
| P3.4/TB0.3/SMCLK                                | 27                 | 24  | 26                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR3 capture: CCl3A input, compare: Out3 SMCLK output                                                                                                                                                                 |  |  |  |
| P3.5/TB0.4/COUT                                 | 28                 | 25  | 27                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR4 capture: CCI4A input, compare: Out4 Comparator output                                                                                                                                                            |  |  |  |
| P3.6/TB0.5                                      | 29                 | 26  | 28                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR5 capture: CCI5A input, compare: Out5                                                                                                                                                                              |  |  |  |
| P3.7/TB0.6                                      | B0.6 30 27 29      |     | 29                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR6 capture: CCI6A input, compare: Out6                                                                                                                                                                              |  |  |  |
| P1.6/TB0.3/UCB0SIMO/<br>UCB0SDA/TA0.0           | 31                 | 28  | 30                 | I/O         | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0 CCR3 capture: CCI3B input, compare: Out3 Slave in, master out – eUSCI_B0 SPI mode I <sup>2</sup> C data – eUSCI_B0 I <sup>2</sup> C mode BSL Data (I <sup>2</sup> C BSL) TA0 CCR0 capture: CCI0A input, compare: Out0 |  |  |  |



# **Table 4-1. Signal Descriptions (continued)**

| TERMINA                       | <b>AL</b>  |     |     |                    |                                                                                                                                                                                                                                                              |  |  |  |
|-------------------------------|------------|-----|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO. <sup>(2)</sup>       |            |     |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                  |  |  |  |
| NAME                          | RGZ RHA DA |     | DA  |                    |                                                                                                                                                                                                                                                              |  |  |  |
| P1.7/TB0.4/UCB0SOMI/          | 20         | 20  | 24  | 1/0                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TB0 CCR4 capture: CCI4B input, compare: Out4  Slave out, master in – eUSCI_B0 SPI mode                                                                                               |  |  |  |
| UCB0SCL/TA1.0                 | 32         | 29  | 31  | I/O                | I <sup>2</sup> C clock – eUSCI_B0 I <sup>2</sup> C mode BSL clock (I <sup>2</sup> C BSL) TA1 CCR0 capture: CCI0A input, compare: Out0                                                                                                                        |  |  |  |
| P4.4/TB0.5                    | 33         | 30  | 32  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TB0CCR5 capture: CCI5B input, compare: Out5                                                                                                                                           |  |  |  |
| P4.5                          | 34         | N/A | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5                                                                                                                                                                                       |  |  |  |
| P4.6                          | 35         | N/A | N/A | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5                                                                                                                                                                                       |  |  |  |
| DVSS                          | 36         | 31  | 33  |                    | Digital ground supply                                                                                                                                                                                                                                        |  |  |  |
| DVCC                          | 37         | 32  | 34  |                    | Digital power supply                                                                                                                                                                                                                                         |  |  |  |
| P2.7                          | 38         | 33  | 35  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5                                                                                                                                                                                       |  |  |  |
| P2.3/TA0.0/UCA1STE/           |            |     |     |                    | General-purpose digital I/O with port interrupt and wakeup from LPMx.5  TA0 CCR0 capture: CCI0B input, compare: Out0                                                                                                                                         |  |  |  |
| A6/C10                        | 39         | 34  | 36  | I/O                | Slave transmit enable – eUSCI_A1 SPI mode  Analog input A6 for ADC  Comparator input C10                                                                                                                                                                     |  |  |  |
| P2.4/TA1.0/UCA1CLK/<br>A7/C11 | 40         | 35  | 37  | I/O                | General-purpose digital I/O with port interrupt and wakeup from LPMx.5 TA1 CCR0 capture: CCI0B input, compare: Out0 Clock signal input – eUSCI_A1 SPI slave mode Clock signal output – eUSCI_A1 SPI master mode Analog input A7 for ADC Comparator input C11 |  |  |  |
| AVSS                          | 41         | 36  | 38  |                    | Analog ground supply                                                                                                                                                                                                                                         |  |  |  |
| PJ.6/HFXIN                    | 42         | 37  | 1   | I/O                | General-purpose digital I/O Input for high-frequency crystal oscillator HFXT (in RHA and DA packages: MSP430FR595x devices only)                                                                                                                             |  |  |  |
| PJ.7/HFXOUT                   | 43         | 38  | 2   | I/O                | General-purpose digital I/O Output for high-frequency crystal oscillator HFXT (in RHA and DA packages: MSP430FR595x devices only)                                                                                                                            |  |  |  |
| AVSS                          | 44         | N/A | N/A |                    | Analog ground supply                                                                                                                                                                                                                                         |  |  |  |
| PJ.4/LFXIN                    | 45         | 37  | 1   | I/O                | General-purpose digital I/O Input for low-frequency crystal oscillator LFXT (in RHA and DA packages: MSP430FR594x devices only)                                                                                                                              |  |  |  |
| PJ.5/LFXOUT                   | 46         | 38  | 2   | I/O                | General-purpose digital I/O Output of low-frequency crystal oscillator LFXT (in RHA and DA packages: MSP430FR594x devices only)                                                                                                                              |  |  |  |
| AVSS                          | 47         | 39  | 3   |                    | Analog ground supply                                                                                                                                                                                                                                         |  |  |  |
| AVCC                          | 48         | 40  | 4   |                    | Analog power supply                                                                                                                                                                                                                                          |  |  |  |
| QFN Pad                       | Pad        | Pad | N/A |                    | QFN package exposed thermal pad. TI recommends connection to V <sub>SS</sub> .                                                                                                                                                                               |  |  |  |



# 4.3 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and diagrams of the multiplexed ports, see Section 6.11.

# 4.4 Connection of Unused Pins

Table 4-2 lists the correct termination of all unused pins.

Table 4-2. Connection of Unused Pins<sup>(1)</sup>

| PIN                                          | POTENTIAL                           | COMMENT                                                                                                                                                                                                               |
|----------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVCC                                         | DV <sub>CC</sub>                    |                                                                                                                                                                                                                       |
| AVSS                                         | DV <sub>SS</sub>                    |                                                                                                                                                                                                                       |
| Px.0 to Px.7                                 | Open                                | Set to port function, output direction (PxDIR.n = 1)                                                                                                                                                                  |
| RST/NMI                                      | DV <sub>CC</sub> or V <sub>CC</sub> | 47-kΩ pullup or internal pullup selected with 2.2-nF (10-nF <sup>(2)</sup> ) pulldown                                                                                                                                 |
| PJ.0/TDO<br>PJ.1/TDI<br>PJ.2/TMS<br>PJ.3/TCK | Open                                | The JTAG pins are shared with general-purpose I/O function (PJ.x). If not used as JTAG pins, these pins should be switched to port function, output direction. When used as JTAG pins, these pins should remain open. |
| TEST                                         | Open                                | This pin always has an internal pulldown enabled.                                                                                                                                                                     |

<sup>(1)</sup> Any unused pin with a secondary function that is shared with general-purpose I/O should follow the Px.0 to Px.7 unused pin connection guidelines.

<sup>(2)</sup> The pulldown capacitor should not exceed 2.2 nF when using devices in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers. If JTAG or Spy-Bi-Wire access is not needed, up to a 10-nF pulldown capacitor may be used.



# 5 Specifications

# 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                              | MIN  | MAX                                  | UNIT |
|--------------------------------------------------------------|------|--------------------------------------|------|
| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub>     | -0.3 | 4.1                                  | V    |
| Voltage difference between DVCC and AVCC pins <sup>(2)</sup> |      | ±0.3                                 | V    |
| Voltage applied to any pin (3)                               | -0.3 | V <sub>CC</sub> + 0.3 V<br>(4.1 Max) | V    |
| Diode current at any device pin                              |      | ±2                                   | mA   |
| Storage temperature, T <sub>stg</sub> <sup>(4)</sup>         | -40  | 125                                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Voltage differences between DVCC and AVCC exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.
- (3) All voltages referenced to V<sub>SS</sub>.
- (4) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

# 5.2 ESD Ratings

|        |                                             |                                                                                | VALUE | UNIT |
|--------|---------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| .,     | Floatrootatia diaabaraa                     | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | M    |
| V(ESD) | V <sub>(Fob</sub> ) Flactrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

# 5.3 Recommended Operating Conditions

Typical data are based on  $V_{CC} = 3.0 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                     |                                                                               |                                                    | MIN                | NOM | MAX               | UNIT    |
|---------------------|-------------------------------------------------------------------------------|----------------------------------------------------|--------------------|-----|-------------------|---------|
| V <sub>CC</sub>     | Supply voltage range applied at all DVCC and AVCC pins <sup>(1)</sup> (2) (3) |                                                    | 1.8 <sup>(4)</sup> |     | 3.6               | V       |
| V <sub>SS</sub>     | Supply voltage applied at all DVSS and AVSS pins                              |                                                    |                    | 0   |                   | V       |
| T <sub>A</sub>      | Operating free-air temperature                                                |                                                    | -40                |     | 85                | °C      |
| TJ                  | Operating junction temperature                                                |                                                    | -40                |     | 85                | °C      |
| C <sub>DVCC</sub>   | Capacitor value at DVCC <sup>(5)</sup>                                        |                                                    | 1_20%              |     |                   | μF      |
|                     | December (and in the MCLK frame (b)                                           | No FRAM wait states (NWAITSx = 0)                  | 0                  |     | 8 <sup>(7)</sup>  | N.41.1- |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) (6)                              | With FRAM wait states (NWAITSx = 1) <sup>(8)</sup> | 0                  |     | 16 <sup>(9)</sup> | MHz     |
| f <sub>ACLK</sub>   | Maximum ACLK frequency                                                        |                                                    |                    |     | 50                | kHz     |
| f <sub>SMCLK</sub>  | Maximum SMCLK frequency                                                       |                                                    |                    |     | 16 <sup>(9)</sup> | MHz     |

<sup>(1)</sup> TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Absolute Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

(2) See Table 5-1 for additional important information.

<sup>(2)</sup> JEDEC document JÉP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

<sup>(3)</sup> Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

<sup>(4)</sup> The minimum supply voltage is defined by the supervisor SVS levels. See Table 5-2 for the exact values.

<sup>(5)</sup> Connect a low-ESR capacitor with at least the value specified and a maximum tolerance of 20% as close as possible to the DVCC pin.

<sup>(6)</sup> Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.

<sup>(7)</sup> DCO settings and HF crystals with a typical value less or equal the specified MAX value are permitted.

<sup>(8)</sup> Wait states only occur on actual FRAM accesses; that is, on FRAM cache misses. RAM and peripheral accesses are always executed without wait states.

<sup>(9)</sup> DCO settings and HF crystals with a typical value less or equal the specified MAX value are permitted. If a clock sources with a larger typical value is used, the clock must be divided in the clock system.



#### Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current 5.4

over recommended operating free-air temperature (unless otherwise noted) (1) (2)

|                                                         |                                 |       |     |     |                        | FREC                       | UENCY (f | MCLK = f                  | MCLK)  |                             |        |                             |       |      |
|---------------------------------------------------------|---------------------------------|-------|-----|-----|------------------------|----------------------------|----------|---------------------------|--------|-----------------------------|--------|-----------------------------|-------|------|
| PARAMETER                                               | EXECUTION MEMORY                |       |     |     | dz<br>tates<br>Sx = 0) | 4 M<br>0 wait s<br>(NWAIT) | states   | 8 M<br>0 wait :<br>(NWAIT | states | 12 M<br>1 wait s<br>(NWAITS | states | 16 M<br>1 wait s<br>(NWAITS | tates | UNIT |
|                                                         |                                 |       | TYP | MAX | TYP                    | MAX                        | TYP      | MAX                       | TYP    | MAX                         | TYP    | MAX                         |       |      |
| I <sub>AM, FRAM_UNI</sub> (Unified memory) (3)          | FRAM                            | 3.0 V | 210 |     | 640                    |                            | 1220     |                           | 1475   |                             | 1845   |                             | μΑ    |      |
| I <sub>AM, FRAM (0%)</sub> (4) (5)                      | FRAM<br>0% cache hit<br>ratio   | 3.0 V | 370 |     | 1280                   |                            | 2510     |                           | 2080   |                             | 2650   |                             | μΑ    |      |
| I <sub>AM, FRAM (50%)</sub> (4) (5)                     | FRAM<br>50% cache hit<br>ratio  | 3.0 V | 240 |     | 745                    |                            | 1440     |                           | 1575   |                             | 1990   |                             | μА    |      |
| I <sub>AM, FRAM (66%)</sub> (4) (5)                     | FRAM<br>66% cache hit<br>ratio  | 3.0 V | 200 |     | 560                    |                            | 1070     |                           | 1300   |                             | 1620   |                             | μА    |      |
| I <sub>AM, FRAM (75%)</sub> (4) (5)                     | FRAM<br>75% cache hit<br>ratio  | 3.0 V | 170 | 255 | 480                    |                            | 890      | 1085                      | 1155   | 1310                        | 1420   | 1620                        | μА    |      |
| I <sub>AM, FRAM (100%)</sub> (4) (5)                    | FRAM<br>100% cache hit<br>ratio | 3.0 V | 110 |     | 235                    |                            | 420      |                           | 640    |                             | 730    |                             | μА    |      |
| I <sub>AM, RAM</sub> (6)                                | RAM                             | 3.0 V | 130 |     | 320                    |                            | 585      |                           | 890    |                             | 1070   |                             | μA    |      |
| I <sub>AM, RAM only</sub> <sup>(7)</sup> <sup>(5)</sup> | RAM                             | 3.0 V | 100 | 180 | 290                    |                            | 555      |                           | 860    |                             | 1040   | 1300                        | μΑ    |      |

All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

Characterized with program executing typical data processing.  $f_{ACLK} = 32768 \text{ Hz}$ ,  $f_{MCLK} = f_{SMCLK} = f_{DCO}$  at specified frequency, except for 12 MHz. For 12 MHz,  $f_{DCO} = 24 \text{ MHz}$  and

 $f_{\text{MCLK}} = f_{\text{SMCLK}} = f_{\text{DCO}}/2$ .

At MCLK frequencies above 8 MHz, the FRAM requires wait states. When wait states are required, the effective MCLK frequency (f<sub>MCLK eff</sub>) decreases. The effective MCLK frequency also depends on the cache hit ratio. SMCLK is not affected by the number of wait states or the cache hit ratio.

- The following equation can be used to compute  $f_{MCLK,eff}$ :  $f_{MCLK,eff} = f_{MCLK} / \text{ [wait states} \times (1 \text{cache hit ratio}) + 1]$ For example, with 1 wait state and 75% cache hit ratio,  $f_{MCKL,eff} = f_{MCLK} / [1 \times (1 0.75) + 1] = f_{MCLK} / 1.25$ .
  Represents typical program execution. Program and data reside entirely in FRAM. All execution is from FRAM.
- (4) Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are FRAM accesses.
- See Figure 5-1 for typical curves. Each characteristic equation shown in the graph is computed using the least squares method for best linear fit using the typical data from Section 5.4.
- Program and data reside entirely in RAM. All execution is from RAM.
- Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.



# 5.5 Typical Characteristics – Active Mode Supply Currents



NOTE: I(AM, cache hit ratio): Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are

NOTE: I(AM, RAMonly): Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.

Figure 5-1. Typical Active Mode Supply Currents vs MCLK frequency, No Wait States

# 5.6 Low-Power Mode (LPM0, LPM1) Supply Currents Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)(1) (2)

|                   |                 |      |       |     | FI    | REQUENC | Y (f <sub>SMCLI</sub> | ()  |     |        |     |      |
|-------------------|-----------------|------|-------|-----|-------|---------|-----------------------|-----|-----|--------|-----|------|
| PARAMETER         | V <sub>CC</sub> | 1 MF | 1 MHz |     | 4 MHz |         | 8 MHz                 |     | Hz  | 16 MHz |     | UNIT |
|                   |                 | TYP  | MAX   | TYP | MAX   | TYP     | MAX                   | TYP | MAX | TYP    | MAX |      |
|                   | 2.2 V           | 70   |       | 95  |       | 150     |                       | 250 |     | 215    |     |      |
| ILPM0             | 3.0 V           | 80   | 115   | 105 |       | 160     |                       | 260 |     | 225    | 260 | μA   |
|                   | 2.2 V           | 35   |       | 60  |       | 115     |                       | 215 |     | 180    |     |      |
| I <sub>LPM1</sub> | 3.0 V           | 35   | 60    | 60  |       | 115     |                       | 215 |     | 180    | 205 | μA   |

<sup>(1)</sup> All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

 $f_{DCO}$  / 2.

<sup>(2)</sup> Current for watchdog timer clocked by SMCLK included.

f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> at specified frequency, except for 12 MHz. For 12 MHz, f<sub>DCO</sub> = 24 MHz and f<sub>SMCLK</sub> =



# 5.7 Low-Power Mode (LPM2, LPM3, LPM4) Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                         | DARAMETER                                                                | V               | -40 | °C  | 25° | C   | 60° | ,C  | 85°  | C    | UNIT |
|-------------------------|--------------------------------------------------------------------------|-----------------|-----|-----|-----|-----|-----|-----|------|------|------|
|                         | PARAMETER                                                                | V <sub>CC</sub> | TYP | MAX | TYP | MAX | TYP | MAX | TYP  | MAX  | UNII |
|                         | Low-power mode 2, 12-pF crystal (2) (3) (4)                              | 2.2 V           | 0.5 |     | 0.9 |     | 2.2 |     | 6.1  |      | ^    |
| I <sub>LPM2,XT12</sub>  | crystal <sup>(2)</sup> (3) (4)                                           | 3.0 V           | 0.5 |     | 0.9 | 1.8 | 2.2 |     | 6.1  | 17   | μΑ   |
| l                       | Low-power mode 2, 3.7-pF                                                 | 2.2 V           | 0.5 |     | 0.9 |     | 2.2 |     | 6.0  |      | ^    |
| I <sub>LPM2,XT3.7</sub> | cyrstal <sup>(2)</sup> (5) (4)                                           | 3.0 V           | 0.5 |     | 0.9 |     | 2.2 |     | 6.0  |      | μΑ   |
|                         | Low-power mode 2, VLO,                                                   | 2.2 V           | 0.3 |     | 0.7 |     | 1.9 |     | 5.8  |      | ^    |
| I <sub>LPM2,VLO</sub>   | includes SVS <sup>(6)</sup>                                              | 3.0 V           | 0.3 |     | 0.7 | 1.6 | 1.9 |     | 5.8  | 16.7 | μΑ   |
|                         | Low-power mode 3, 12-pF                                                  | 2.2 V           | 0.5 |     | 0.6 |     | 0.9 |     | 1.85 |      |      |
| I <sub>LPM3,XT12</sub>  | crystal, excludes SVS <sup>(2) (3)</sup>                                 | 3.0 V           | 0.5 |     | 0.6 | 0.9 | 0.9 |     | 1.85 | 4.9  | μΑ   |
|                         | Low-power mode 3, 3.7-pF                                                 | 2.2 V           | 0.4 |     | 0.5 |     | 0.8 |     | 1.7  |      |      |
| I <sub>LPM3,XT3.7</sub> | cyrstal, excludes SVS <sup>(2)</sup> (5)<br>(8)<br>(also see Figure 5-2) | 3.0 V           | 0.4 |     | 0.5 |     | 0.8 |     | 1.7  |      | μΑ   |
|                         | Low-power mode 3,                                                        | 2.2 V           | 0.3 |     | 0.4 |     | 0.7 |     | 1.6  |      | ^    |
| I <sub>LPM3,VLO</sub>   | VLO, excludes SVS <sup>(9)</sup>                                         | 3.0 V           | 0.3 |     | 0.4 | 0.7 | 0.7 |     | 1.6  | 4.7  | μΑ   |
|                         | Low-power mode 4, includes                                               | 2.2 V           | 0.4 |     | 0.5 |     | 0.8 |     | 1.7  |      |      |
| I <sub>LPM4,SVS</sub>   | SVS <sup>(10)</sup> (also see Figure 5-3)                                | 3.0 V           | 0.4 |     | 0.5 | 8.0 | 8.0 |     | 1.7  | 4.8  | μΑ   |
| l                       | Low-power mode 4, excludes SVS <sup>(11)</sup>                           | 2.2 V           | 0.2 |     | 0.3 |     | 0.6 |     | 1.5  |      | ^    |
| I <sub>LPM4</sub>       | excludes SVS <sup>(11)</sup>                                             | 3.0 V           | 0.2 |     | 0.3 | 0.6 | 0.6 |     | 1.5  | 4.6  | μΑ   |

- (1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.
- (2) Not applicable for devices with HF crystal oscillator only.
- (3) Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5-pF load.
- (4) Low-power mode 2, crystal oscillator test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 are included. Current for brownout and SVS are included. CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2), for = 32768 Hz, for u = forcus = 0 MHz
- f<sub>XT1</sub> = 32768 Hz, f<sub>ACLK</sub> = f<sub>XT1</sub>, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz
   (5) Characterized with a SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen to closely match the required 3.7-pF load.
- (6) Low-power mode 2, VLO test conditions:
  - Current for watchdog timer clocked by ACLK is included. RTC disabled (RTCHOLD = 1). Current for brownout and SVS are included. CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2),
- $\begin{array}{ll} f_{XT1}=0~Hz,\,f_{ACLK}=f_{VLO},\,f_{MCLK}=f_{SMCLK}=0~MHz\\ \end{array} \label{eq:fxt1}$  (7) Low-power mode 3, 12-pF crystal, excludes SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 are included. Current for brownout is included. SVS disabled (SVSHE = 0).
  - $\dot{C}PUOFF = \dot{1}$ , SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (8) Low-power mode 3, 3.7-pF crystal, excludes SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 are included. Current for brownout is included. SVS disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (9) Low-power mode 3, VLO, excludes SVS test conditions:
  - Current for watchdog timer clocked by ACLK is included. RTC disabled (RTCHOLD = 1). Current for brownout is included. SVS is disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
- $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{VLO}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (10) Low-power mode 4, includes SVS test conditions:
  - Current for brownout and SVS are included (SVSHE = 1). CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (11) Low-power mode 4, excludes SVS test conditions:
  - Current for brownout is included. SVS is disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$





# Low-Power Mode (LPM2, LPM3, LPM4) Supply Currents (Into V<sub>CC</sub>) Excluding External **Current** (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                          | PARAMETER                                                                                                  | v               | -4  | 0°C | 25    | °C  | 60  | °C  | 85°  | C   | UNIT |
|--------------------------|------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-------|-----|-----|-----|------|-----|------|
|                          | PARAMETER                                                                                                  | V <sub>CC</sub> | TYP | MAX | TYP   | MAX | TYP | MAX | TYP  | MAX | UNIT |
| I <sub>IDLE,GroupA</sub> | Additional idle current if one or more modules from Group A (see Table 6-3) are activated in LPM3 or LPM4. | 3.0V            |     |     | 0.02  |     |     |     | 0.33 | 1.3 | μΑ   |
| I <sub>IDLE,GroupB</sub> | Additional idle current if one or more modules from Group B (see Table 6-3) are activated in LPM3 or LPM4  | 3.0V            |     |     | 0.015 |     |     |     | 0.25 | 1.0 | μА   |

#### 5.8 Low-Power Mode (LPM3.5, LPM4.5) Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                           | PARAMETER                                                        | V               | -40° | С   | 25°  | С   | 60°  | С   | 85°  | С    | UNIT |
|---------------------------|------------------------------------------------------------------|-----------------|------|-----|------|-----|------|-----|------|------|------|
|                           | PARAMETER                                                        | V <sub>CC</sub> | TYP  | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX  | UNIT |
|                           | Low-power mode 3.5, 12-pF                                        | 2.2 V           | 0.4  |     | 0.45 |     | 0.5  |     | 0.7  |      | ^    |
| LPM3.5,XT12               | crystal, includes SVS (2)(3)(4)                                  | 3.0 V           | 0.4  |     | 0.45 | 0.7 | 0.5  |     | 0.7  | 1.2  | μΑ   |
|                           | Low-power mode 3.5, 3.7-pF                                       | 2.2 V           | 0.2  |     | 0.25 |     | 0.3  |     | 0.45 |      |      |
| I <sub>LPM3.5,XT3.7</sub> | cyrstal, excludes SVS <sup>(2)(5)(6)</sup> (also see Figure 5-4) | 3.0 V           | 0.2  |     | 0.25 |     | 0.3  |     | 0.5  |      | μΑ   |
|                           | Low-power mode 4.5,                                              | 2.2 V           | 0.2  |     | 0.2  |     | 0.2  |     | 0.3  |      |      |
| I <sub>LPM4.5,SVS</sub>   | includes SVS <sup>(7)</sup> (also see Figure 5-5)                | 3.0 V           | 0.2  |     | 0.2  | 0.4 | 0.2  |     | 0.3  | 0.55 | μΑ   |
|                           | Low-power mode 4.5,                                              | 2.2 V           | 0.02 |     | 0.02 |     | 0.02 |     | 0.08 |      |      |
| I <sub>LPM4.5</sub>       | excludes SVS <sup>(8)</sup> (also see Figure 5-5)                | 3.0 V           | 0.02 |     | 0.02 |     | 0.02 |     | 0.08 | 0.35 | μΑ   |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. Not applicable for devices with HF crystal oscillator only. (1)
- Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5-pF load.
- Low-power mode 3.5, 12-pF crystal, includes SVS test conditions:
- Current for RTC clocked by XT1 is included. Current for brownout and SVS are included (SVSHE = 1). Core regulator is disabled. PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5), f<sub>XT1</sub> = 32768 Hz, f<sub>ACLK</sub> = f<sub>XT1</sub>, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz

  (5) Characterized with a SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen
  - to closely match the required 3.7-pF load.
  - Low-power mode 3.5, 3.7-pF crystal, excludes SVS test conditions: Current for RTC clocked by XT1 is included. Current for brownout is included. SVS is disabled (SVSHE = 0). Core regulator is disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $\begin{array}{ll} f_{XT1}=32768~Hz,~f_{ACLK}=f_{XT1},~f_{MCLK}=f_{SMCLK}=0~MHz\\ \end{array} \label{eq:first}$  (7) Low-power mode 4.5, includes SVS test conditions:
  - Current for brownout and SVS are included (SVSHE = 1). Core regulator is disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $f_{XT1}=0$  Hz,  $f_{ACLK}=0$  Hz,  $f_{MCLK}=f_{SMCLK}=0$  MHz Low-power mode 4.5, excludes SVS test conditions:
  - Current for brownout is included. SVS is disabled (SVSHE = 0). Core regulator is disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$

# 5.9 Typical Characteristics, Low-Power Mode Supply Currents





# 5.10 Typical Characteristics, Current Consumption per Module<sup>(1)</sup>

| MODULE  | TEST CONDITIONS                     | REFERENCE CLOCK    | MIN T | YP MAX | UNIT   |
|---------|-------------------------------------|--------------------|-------|--------|--------|
| Timer_A |                                     | Module input clock |       | 3      | μA/MHz |
| Timer_B |                                     | Module input clock |       | 5      | μA/MHz |
| eUSCI_A | UART mode                           | Module input clock |       | 5.5    | μA/MHz |
| eUSCI_A | SPI mode                            | Module input clock | ;     | 3.5    | μA/MHz |
| eUSCI_B | SPI mode                            | Module input clock | ;     | 3.5    | μA/MHz |
| eUSCI_B | I <sup>2</sup> C mode, 100 kbaud    | Module input clock | ;     | 3.5    | μA/MHz |
| RTC_B   |                                     | 32 kHz             | 1     | 00     | nA     |
| MPY     | Only from start to end of operation | MCLK               |       | 25     | μA/MHz |
| AES     | Only from start to end of operation | MCLK               |       | 21     | μA/MHz |
| CRC     | Only from start to end of operation | MCLK               | 2     | 2.5    | μA/MHz |

<sup>(1)</sup> For other module currents not listed here, see the module specific parameter sections.

#### 5.11 Thermal Resistance Characteristics

|                              | THERMAL METRIC                                                   | PACKAGE       | VALUE | UNIT |
|------------------------------|------------------------------------------------------------------|---------------|-------|------|
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> |               | 30.6  | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (2)                    |               | 17.2  | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (3)                         | OFN 49 (DC7)  | 7.2   | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | QFN-48 (RGZ)  | 7.2   | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |               | 0.2   | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (4)                 |               | 1.2   | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> |               | 30.1  | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (2)                    |               | 18.7  | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (3)                         | OEN 40 (DUA)  | 6.4   | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | QFN-40 (RHA)  | 6.3   | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |               | 0.3   | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (4)                 |               | 1.5   | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> |               | 65.5  | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (2)                    |               | 12.5  | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (3)                         | TCCOD 20 (DA) | 32.3  | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | TSSOP-38 (DA) | 31.8  | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |               | 0.3   | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (4)                 |               | N/A   | °C/W |

<sup>(1)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(2)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(3)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

<sup>(4)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### 5.12 Timing and Switching Characteristics

#### 5.12.1 Power Supply Sequencing

TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Absolute Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

At power up, the device does not start executing code before the supply voltage reaches V<sub>SVSH+</sub> if the supply rises monotonically to this level.

Table 5-1 lists the reset power ramp requirements.

Table 5-1. Brownout and Device Reset Power Ramp Requirements

|                        | PARAMETER                        | TEST CONDITIONS                    | MIN  | TYP MAX | UNIT |
|------------------------|----------------------------------|------------------------------------|------|---------|------|
| V                      | Drawnout nower down lovel(1)(2)  | $  dDV_{CC}/d_t   < 3 V/s^{(3)}$   | 0.7  | 1.66    | V    |
| V <sub>V</sub> CC_BOR- | Brownout power-down level (1)(2) | $  dDV_{CC}/d_t   > 300 V/s^{(3)}$ | 0    |         | V    |
| V <sub>VCC_BOR+</sub>  | Brownout power-up level (2)      | $  dDV_{CC}/d_t   < 3 V/s^{(4)}$   | 0.79 | 1.68    | V    |

- (1) In case of a supply voltage brownout, the device supply voltages need to ramp down to the specified brownout power-down level V<sub>VCC\_BOR</sub>- before the voltage is ramped up again to ensure a reliable device start-up and performance according to the data sheet including the correct operation of the on-chip SVS module.
- (2) Fast supply voltage changes can trigger a BOR reset even within the recommended supply voltage range. To avoid unwanted BOR resets, the supply voltage must change by less than 0.05 V per microsecond (±0.05 V/µs). Following the data sheet recommendation for capacitor C<sub>DVCC</sub> should limit the slopes accordingly.
- (3) The brownout levels are measured with a slowly changing supply. With faster slopes the MIN level required to reset the device properly can decrease to 0 V. Use the graph in Figure 5-6 to estimate the V<sub>VCC\_BOR</sub>. level based on the down slope of the supply voltage. After removing VCC the down slope can be estimated based on the current consumption and the capacitance on DVCC: dV/dt = I/C with dV/dt: slope, I: current, C: capacitance.
- (4) The brownout levels are measured with a slowly changing supply.



Figure 5-6. Brownout Power-Down Level vs Supply Voltage Down Slope



Table 5-2 lists the characteristics of the SVS.

#### Table 5-2. SVS

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                          | PARAMETER                                             | TEST CONDITIONS                            | MIN  | TYP  | MAX  | UNIT     |
|--------------------------|-------------------------------------------------------|--------------------------------------------|------|------|------|----------|
| I <sub>SVSH,LPM</sub>    | SVS <sub>H</sub> current consumption, low power modes |                                            |      | 170  | 300  | nΑ       |
| V <sub>SVSH</sub> -      | SVS <sub>H</sub> power-down level                     |                                            | 1.75 | 1.80 | 1.85 | <b>V</b> |
| V <sub>SVSH+</sub>       | SVS <sub>H</sub> power-up level                       |                                            | 1.77 | 1.88 | 1.99 | <b>V</b> |
| V <sub>SVSH_hys</sub>    | SVS <sub>H</sub> hysteresis                           |                                            | 40   |      | 120  | mV       |
| t <sub>PD,SVSH, AM</sub> | SVS <sub>H</sub> propagation delay, active mode       | $dV_{Vcc}/dt = -10 \text{ mV/}\mu\text{s}$ |      |      | 10   | μs       |

# 5.12.2 Reset Timing

Table 5-11 lists the required reset input timing.

# Table 5-3. Reset Input

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                                                | V <sub>CC</sub> | MIN MAX | UNIT |
|--------------------|----------------------------------------------------------------|-----------------|---------|------|
| t <sub>(RST)</sub> | External reset pulse duration on $\overline{\text{RST}}^{(1)}$ | 2.2 V, 3.0 V    | 2       | μs   |

(1) Not applicable if RST/NMI pin configured as NMI.



#### 5.12.3 Clock Specifications

Table 5-4 lists the characteristics of the LFXT.

# Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup>

|                        | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                                                                 | V <sub>CC</sub> | MIN  | TYP    | MAX | UNIT |
|------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----|------|
|                        |                                                          | $\begin{split} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{0\}, \\ &T_{A} = 25^{\circ}\text{C}, \text{ $C_{L,eff} = 3.7 \text{ pF}, \text{ESR}} \approx 44 \text{ k}\Omega \end{split}$        | 3.0 V           |      | 180    |     |      |
| 1                      | Current consumption                                      | $\begin{split} f_{OSC} &= 32768 \text{ Hz}, \\ \text{LFXTBYPASS} &= 0, \text{LFXTDRIVE} = \{1\}, \\ T_{A} &= 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 6 \text{ pF}, \text{ ESR} \approx 40 \text{ k}\Omega \end{split}$        | 3.0 V           | 185  |        |     | nA   |
| IVCC.LFXT              | Current consumption                                      | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{2\}, \\ &T_A = 25^{\circ}\text{C}, \ C_{\text{L,eff}} = 9 \text{ pF, ESR} \approx 40 \text{ k}\Omega \end{aligned} $             | 3.0 V           |      | 225    |     | ПА   |
|                        |                                                          | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 12.5 \text{ pF}, \text{ ESR} \approx 40 \text{ k}\Omega \end{aligned} $ | 3.0 V           |      | 330    |     |      |
| f <sub>LFXT</sub>      | LFXT oscillator crystal frequency                        | LFXTBYPASS = 0                                                                                                                                                                                                                  |                 |      | 32768  |     | Hz   |
| DC <sub>LFXT</sub>     | LFXT oscillator duty cycle                               | Measured at ACLK,<br>f <sub>LFXT</sub> = 32768 Hz                                                                                                                                                                               |                 | 30%  |        | 70% |      |
| f <sub>LFXT,SW</sub>   | LFXT oscillator logic-level square-wave input frequency  | LFXTBYPASS = 1 <sup>(2)</sup> (3)                                                                                                                                                                                               |                 | 10.5 | 32.768 | 50  | kHz  |
| DC <sub>LFXT, SW</sub> | LFXT oscillator logic-level square-wave input duty cycle | LFXTBYPASS = 1                                                                                                                                                                                                                  |                 | 30%  |        | 70% |      |
| 04                     | Oscillation allowance for                                |                                                                                                                                                                                                                                 |                 |      | 210    |     | kΩ   |
| OA <sub>LFXT</sub>     | LF crystals <sup>(4)</sup>                               | $ \begin{split} \text{LFXTBYPASS} &= 0,  \text{LFXTDRIVE} = \{3\}, \\ \text{f}_{\text{LFXT}} &= 32768  \text{Hz},  \text{C}_{\text{L,eff}} = 12.5  \text{pF} \end{split} $                                                      |                 |      | 300    |     | K12  |
| C <sub>LFXIN</sub>     | Integrated load capacitance at LFXIN terminal (5) (6)    |                                                                                                                                                                                                                                 |                 |      | 2      |     | pF   |
| C <sub>LFXOUT</sub>    | Integrated load capacitance at LFXOUT terminal (5) (6)   |                                                                                                                                                                                                                                 |                 |      | 2      |     | pF   |

- (1) To improve EMI on the LFXT oscillator, observe the following guidelines.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins LFXIN and LFXOUT.
  - Avoid running PCB traces underneath or adjacent to the LFXIN and LFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator LFXIN and LFXOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When LFXTBYPASS is set, LFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>I EXT. SW</sub>.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the LFXTDRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:
  - For LFXTDRIVE = {0},  $C_{L,eff}$  = 3.7 pF. For LFXTDRIVE = {1},  $C_{L,eff}$  = 6 pF

  - For LFXTDRIVE =  $\{2\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  9 pF
  - For LFXTDRIVE = {3}, 9 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  12.5 pF
- (5) This represents all the parasitic capacitance present at the LFXIN and LFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance,  $C_{L,eff}$  can be computed as  $C_{IN} \times C_{OUT}$  /  $(C_{IN} + C_{OUT})$ , where  $C_{IN}$  and  $C_{OUT}$  are the total capacitance at the LFXIN and LFXOUT terminals, respectively.
- Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 3.7 pF, 6 pF, 9 pF, and 12.5 pF. Maximum shunt capacitance of 1.6 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.



# Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup> (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                       | PARAMETER                                                                                                                                                                                | TEST CONDITIONS                                                                                                                                                                         | V <sub>CC</sub> | MIN | TYP M | X  | UNIT |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|----|------|
| t <sub>START   FXT</sub> Start-up time <sup>(7)</sup> | $ \begin{aligned} f_{OSC} &= 32768 \text{ Hz}, \\ \text{LFXTBYPASS} &= 0, \text{LFXTDRIVE} = \{0\}, \\ T_{A} &= 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 3.7 \text{ pF} \end{aligned} $ | 3.0 V                                                                                                                                                                                   |                 | 800 |       | ma |      |
| <sup>L</sup> START,LFXT                               | START,LFXT Start-up time(*)                                                                                                                                                              | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 12.5 \text{ pF} \end{aligned} $ | 3.0 V           | ,   | 1000  |    | ms   |
| f <sub>Fault,LFXT</sub>                               | Oscillator fault frequency (8) (9)                                                                                                                                                       |                                                                                                                                                                                         |                 | 0   | 35    | 00 | Hz   |

- (7) Includes start-up counter of 1024 clock cycles.
- (8) Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specification may set the flag. A static condition or stuck at fault condition sets the flag.
- (9) Measured with logic-level input frequency but also applies to operation with crystals.

Table 5-5 lists the characteristics of the HFXT.

# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup>

| PAF                    | RAMETER                                                                                                                                       | TEST CONDITIONS                                                                                                                                                                                                                    | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT    |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-----|---------|
|                        | $f_{OSC}$ = 4 MHz,<br>HFXTBYPASS = 0, HFXTDRIVE = 0, HFFREQ = 1 <sup>(2)</sup><br>$T_A$ = 25°C, $C_{L,eff}$ = 18 pF, Typical ESR, $C_{shunt}$ |                                                                                                                                                                                                                                    |                 |       | 75  |     |         |
|                        | HFXT oscillator crystal current HF                                                                                                            | $\begin{split} &f_{OSC} = 8 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \text{HFFREQ} = 1, \\ &T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$          | 3.0 V           |       | 120 |     | ^       |
| IDVCC.HFXT             | mode at typical<br>ESR                                                                                                                        | $\begin{split} &f_{OSC} = 16 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 2, \text{HFFREQ} = 2, \\ &T_{A} = 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$ | 3.0 V           |       | 190 |     | μА      |
|                        |                                                                                                                                               | $\begin{split} &f_{OSC} = 24 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 3, \text{HFFREQ} = 3, \\ &T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$         |                 |       | 250 |     |         |
|                        | HFXT oscillator                                                                                                                               | HFXTBYPASS = 0, HFFREQ = 1 (2)(3)                                                                                                                                                                                                  |                 | 4     |     | 8   |         |
| f <sub>HFXT</sub>      | crystal frequency,                                                                                                                            | HFXTBYPASS = 0, HFFREQ = 2 <sup>(3)</sup>                                                                                                                                                                                          |                 | 8.01  |     | 16  | MHz     |
|                        | crystal mode                                                                                                                                  | HFXTBYPASS = 0, HFFREQ = 3 <sup>(3)</sup>                                                                                                                                                                                          |                 | 16.01 |     | 24  |         |
| DC <sub>HFXT</sub>     | HFXT oscillator duty cycle                                                                                                                    | Measured at SMCLK, f <sub>HFXT</sub> = 16 MHz                                                                                                                                                                                      |                 | 40%   | 50% | 60% |         |
|                        | HFXT oscillator                                                                                                                               | HFXTBYPASS = 1, HFFREQ = 0 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 0.9   |     | 4   |         |
| ,                      | logic-level square-                                                                                                                           | HFXTBYPASS = 1, HFFREQ = 1 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 4.01  |     | 8   | N 41 1- |
| THFXT,SW               | f <sub>HFXT,SW</sub> wave input frequency, bypass                                                                                             | HFXTBYPASS = 1, HFFREQ = 2 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 8.01  |     | 16  | MHz     |
| mode                   |                                                                                                                                               | HFXTBYPASS = 1, HFFREQ = 3 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 16.01 |     | 24  |         |
| DC <sub>HFXT, SW</sub> | HFXT oscillator logic-level square-wave input duty cycle                                                                                      | HFXTBYPASS = 1                                                                                                                                                                                                                     |                 | 40%   |     | 60% |         |

- (1) To improve EMI on the HFXT oscillator, observe the following guidelines.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins HFXIN and HFXOUT.
  - Avoid running PCB traces underneath or adjacent to the HFXIN and HFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator HFXIN and HFXOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) HFFREQ = {0} is not supported for HFXT crystal mode of operation.
- (3) Maximum frequency of operation of the entire device cannot be exceeded.
- (4) When HFXTBYPASS is set, HFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>HFXT, SW</sub>.



# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup> (continued)

| PAI                     | RAMETER                                                         | TEST CONDITIONS                                                                                                                                                                                          | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                         | Start-up time (5)                                               | $f_{OSC} = 4$ MHz,<br>HFXTBYPASS = 0, HFXTDRIVE = 0, HFFREQ = 1,<br>$T_A = 25^{\circ}\text{C}, C_{L,eff} = 16 \text{ pF}$                                                                                | 3.0 V           |     | 1.6 |     | ms   |
| <sup>t</sup> START,HFXT | Start-up time (*)                                               | $ \begin{aligned} &f_{OSC} = 24 \text{ MHz }, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 3, \text{HFFREQ} = 3, \\ &T_A = 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 16 \text{ pF} \end{aligned} $ | 3.0 V           |     | 0.6 |     | 1115 |
| C <sub>HFXIN</sub>      | Integrated load<br>capacitance at<br>HFXIN terminal (6)<br>(7)  |                                                                                                                                                                                                          |                 |     | 2   |     | pF   |
| C <sub>HFXOUT</sub>     | Integrated load<br>capacitance at<br>HFXOUT<br>terminal (6) (7) |                                                                                                                                                                                                          |                 |     | 2   |     | pF   |
| f <sub>Fault,HFXT</sub> | Oscillator fault frequency (8) (9)                              |                                                                                                                                                                                                          |                 | 0   |     | 800 | kHz  |

<sup>(5)</sup> Includes start-up counter of 1024 clock cycles.

<sup>(6)</sup> This represents all the parasitic capacitance present at the HFXIN and HFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance, C<sub>L,eff</sub> can be computed as C<sub>IN</sub> × C<sub>OUT</sub> / (C<sub>IN</sub> + C<sub>OUT</sub>), where C<sub>IN</sub> and C<sub>OUT</sub> are the total capacitance at the HFXIN and HFXOUT terminals, respectively.

<sup>(7)</sup> Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.

<sup>(8)</sup> Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX might set the flag. A static condition or stuck at fault condition set the flag.

<sup>(9)</sup> Measured with logic-level input frequency but also applies to operation with crystals.



Table 5-6 lists the characteristics of the DCO.

## Table 5-6. DCO

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                          | PARAMETER                               | TEST CONDITIONS                                                                                                                                                            | V <sub>CC</sub> | MIN | TYP   | MAX                  | UNIT |
|--------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|----------------------|------|
| f <sub>DCO1</sub>        | DCO frequency range<br>1 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 0,<br>DCORSEL = 1, DCOFSEL = 0                                                                                   |                 |     | 1     | ±3.5%                | MHz  |
| f <sub>DCO2.7</sub>      | DCO frequency range<br>2.7 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 1                                                                                                                   |                 |     | 2.667 | ±3.5%                | MHz  |
| f <sub>DCO3.5</sub>      | DCO frequency range<br>3.5 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 2                                                                                                                   |                 |     | 3.5   | ±3.5%                | MHz  |
| f <sub>DCO4</sub>        | DCO frequency range<br>4 MHz, trimmed   | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 3                                                                                                                   |                 |     | 4     | ±3.5%                | MHz  |
| f <sub>DCO5.3</sub>      | DCO frequency range<br>5.3 MHz, trimmed | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 4,<br>DCORSEL = 1, DCOFSEL = 1                                                                                   |                 |     | 5.333 | ±3.5%                | MHz  |
| f <sub>DCO7</sub>        | DCO frequency range<br>7 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 5,<br>DCORSEL = 1, DCOFSEL = 2                                                                                   |                 |     | 7     | ±3.5%                | MHz  |
| f <sub>DCO8</sub>        | DCO frequency range<br>8 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 6,<br>DCORSEL = 1, DCOFSEL = 3                                                                                   |                 |     | 8     | ±3.5%                | MHz  |
| f <sub>DCO16</sub>       | DCO frequency range<br>16 MHz, trimmed  | Measured at SMCLK, divide by 1, DCORSEL = 1, DCOFSEL = 4                                                                                                                   |                 |     | 16    | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO21</sub>       | DCO frequency range<br>21 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 5                                                                                                                   |                 |     | 21    | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO24</sub>       | DCO frequency range<br>24 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 6                                                                                                                   |                 |     | 24    | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO,DC</sub>      | Duty cycle                              | Measured at SMCLK, divide by 1, no external divide, all DCORSEL/DCOFSEL settings except DCORSEL = 1, DCOFSEL = 5 and DCORSEL = 1, DCOFSEL = 6                              |                 | 48% | 50%   | 52%                  |      |
| t <sub>DCO,</sub> JITTER | DCO jitter                              | Based on f <sub>signal</sub> = 10 kHz and DCO used for 12-bit SAR ADC sampling source. This achieves >74 dB SNR due to jitter (that is, it is limited by ADC performance). |                 |     | 2     | 3                    | ns   |
| df <sub>DCO</sub> /dT    | DCO temperature drift <sup>(2)</sup>    |                                                                                                                                                                            | 3.0 V           |     | 0.01  |                      | %/°C |

After a wakeup from LPM1, LPM2, LPM3, or LPM4, the DCO frequency f<sub>DCO</sub> might exceed the specified frequency range for a few clock cycles by up to 5% before settling into the specified steady-state frequency range. Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) - MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ 

MSP430FR5958 MSP430FR5957 MSP430FR5949 MSP430FR5948 MSP430FR5947 MSP430FR59471



Table 5-7 lists the characteristics of the VLO.

## Table 5-7. Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------|---------------------------------|-----|-----|-----|------|
| $I_{VLO}$                           | Current consumption                |                                 |     | 100 |     | nA   |
| $f_{VLO}$                           | VLO frequency                      | Measured at ACLK                | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$                    | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> |     | 0.2 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> |     | 0.7 |     | %/V  |
| $f_{VLO,DC}$                        | Duty cycle                         | Measured at ACLK                | 40% | 50% | 60% |      |

<sup>(1)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))

Table 5-8 lists the characteristics of the MODOSC.

#### Table 5-8. Module Oscillator (MODOSC)

|                                       | PARAMETER                                            | TEST CONDITIONS                | MIN | TYP  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|--------------------------------|-----|------|-----|------|
| I <sub>MODOSC</sub>                   | Current consumption                                  | Enabled                        |     | 25   |     | μΑ   |
| f <sub>MODOSC</sub>                   | MODOSC frequency                                     |                                | 4.0 | 4.8  | 5.4 | MHz  |
| f <sub>MODOSC</sub> /dT               | MODOSC frequency temperature drift <sup>(1)</sup>    |                                |     | 0.08 |     | %/°C |
| f <sub>MODOSC</sub> /dV <sub>CC</sub> | MODOSC frequency supply voltage drift <sup>(2)</sup> |                                |     | 1.4  |     | %/V  |
| DC <sub>MODOSC</sub>                  | Duty cycle                                           | Measured at SMCLK, divide by 1 | 40% | 50%  | 60% |      |

Calculated using the box method: (MAX(-40°C to 85°C) – MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C – (-40°C))

<sup>(2)</sup> Calculated using the box method: (MAX(1.8 to 3.6 V) - MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V - 1.8 V)

<sup>(2)</sup> Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)



# 5.12.4 Wake-up Characteristics

Table 5-9 list the device wake-up times.

#### Table 5-9. Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                                                                                                                        | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX                             | UNIT |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-----|-----|---------------------------------|------|
| t <sub>WAKE-UP</sub> FRAM   | (Additional) wake-up time to activate the FRAM in AM if previously disabled by the FRAM controller or from an LPM if immediate activation is selected for wakeup |                    |                 |     | 6   | 10                              | μS   |
| twake-up LPM0               | Wake-up time from LPM0 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     |     | 400 +<br>1.5 / f <sub>DCO</sub> | ns   |
| t <sub>WAKE-UP</sub> LPM1   | Wake-up time from LPM1 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 6   |                                 | μS   |
| t <sub>WAKE-UP</sub> LPM2   | Wake-up time from LPM2 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 6   |                                 | μS   |
| t <sub>WAKE-UP</sub> LPM3   | Wake-up time from LPM3 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 7   | 10                              | μS   |
| t <sub>WAKE-UP LPM4</sub>   | Wake-up time from LPM4 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 7   | 10                              | μS   |
| t <sub>WAKE-UP</sub> LPM3.5 | Wake-up time from LPM3.5 to active mode (2)                                                                                                                      |                    | 2.2 V, 3.0 V    |     | 250 | 350                             | μS   |
|                             | Wake-up time from LPM4.5 to active mode <sup>(2)</sup>                                                                                                           | SVSHE = 1          | 2.2 V, 3.0 V    |     | 250 | 350                             | μS   |
| t <sub>WAKE-UP</sub> LPM4.5 | wake-up time nom LFM4.5 to active mode                                                                                                                           | SVSHE = 0          | 2.2 V, 3.0 V    |     | 1   | 1.5                             | ms   |
| t <sub>WAKE-UP-RST</sub>    | Wake-up time from a $\overline{\text{RST}}$ pin triggered reset to active $\text{mode}^{(2)}$                                                                    |                    | 2.2 V, 3.0 V    |     | 250 | 350                             | μS   |
| t <sub>WAKE-UP-BOR</sub>    | Wake-up time from power-up to active mode (2)                                                                                                                    |                    | 2.2 V, 3.0 V    |     | 1   | 1.5                             | ms   |

<sup>(1)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) to the first externally observable MCLK clock edge. MCLK is sourced by the DCO and the MCLK divider is set to divide-by-1 (DIVMx = 000b, f<sub>MCLK</sub> = f<sub>DCO</sub>). This time includes the activation of the FRAM during wakeup.

Table 5-10 list the typical wake-up charges.

## Table 5-10. Typical Wake-up Charge<sup>(1)</sup>

also see Figure 5-7 and Figure 5-8

|                             | PARAMETER                                                                                                           | TEST CONDITIONS | MIN TYP MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-------------|------|
| Q <sub>WAKE-UP</sub> FRAM   | Charge used for activating the FRAM in AM or during wakeup from LPM0 if previously disabled by the FRAM controller. |                 | 15.1        | nAs  |
| Q <sub>WAKE-UP LPM0</sub>   | Charge used for wakeup from LPM0 to active mode (with FRAM active)                                                  |                 | 4.4         | nAs  |
| Q <sub>WAKE-UP</sub> LPM1   | Charge used for wakeup from LPM1 to active mode (with FRAM active)                                                  |                 | 15.1        | nAs  |
| Q <sub>WAKE-UP</sub> LPM2   | Charge used for wakeup from LPM2 to active mode (with FRAM active)                                                  |                 | 15.3        | nAs  |
| Q <sub>WAKE-UP</sub> LPM3   | Charge used for wakeup from LPM3 to active mode (with FRAM active)                                                  |                 | 16.5        | nAs  |
| Q <sub>WAKE-UP LPM4</sub>   | Charge used for wakeup from LPM4 to active mode (with FRAM active)                                                  |                 | 16.5        | nAs  |
| Q <sub>WAKE-UP LPM3.5</sub> | Charge used for wakeup from LPM3.5 to active mode (2)                                                               |                 | 76          | nAs  |
| 0                           | Charge word for walls we from LDM4.5 to get we made (2)                                                             | SVSHE = 1       | 77          | nAs  |
| Q <sub>WAKE-UP</sub> LPM4.5 | Charge used for wakeup from LPM4.5 to active mode <sup>(2)</sup>                                                    | SVSHE = 0       | 77.5        | nAs  |
| Q <sub>WAKE-UP-RESET</sub>  | Charge used for reset from $\overline{RST}$ or BOR event to active mode (2)                                         |                 | 75          | nAs  |

<sup>(1)</sup> Charge used during the wake-up time from a given low-power mode to active mode. This does not include the energy required in active mode (for example, for an interrupt service routine).

<sup>(2)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) until the first instruction of the user program is executed.

<sup>(2)</sup> Charge required until start of user code. This does not include the energy required to reconfigure the device.

# 5.12.4.1 Typical Characteristics, Average LPM Currents vs Wake-up Frequency



NOTE: The average wakeup current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-7. Average LPM Currents vs Wake-up Frequency at 25°C



NOTE: The average wakeup current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-8. Average LPM Currents vs Wake-up Frequency at 85°C



# 5.12.5 Digital I/Os

Table 5-11 lists the characteristics of the digital inputs.

#### Table 5-11. Digital Inputs

|                        | PARAMETER                                                                                  | TEST CONDITIONS                                                   | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|------|-----|------|------|
| V                      | Desitive going input threshold voltage                                                     |                                                                   | 2.2 V           | 1.2  |     | 1.65 | V    |
| $V_{IT+}$              | Positive-going input threshold voltage                                                     |                                                                   | 3.0 V           | 1.65 |     | 2.25 | ٧    |
| V                      | Negative-going input threshold voltage                                                     |                                                                   | 2.2 V           | 0.55 |     | 1.00 | V    |
| $V_{IT-}$              | Negative-going input tilleshold voltage                                                    |                                                                   | 3.0 V           | 0.75 |     | 1.35 | V    |
| V                      | Input voltage hystorenia (V                                                                |                                                                   | 2.2 V           | 0.44 |     | 0.98 | V    |
| $V_{hys}$              | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> )                            |                                                                   | 3.0 V           | 0.60 |     | 1.30 | V    |
| R <sub>Pull</sub>      | Pullup or pulldown resistor                                                                | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$  |                 | 20   | 35  | 50   | kΩ   |
| $C_{I,dig}$            | Input capacitance, digital only port pins                                                  | $V_{IN} = V_{SS}$ or $V_{CC}$                                     |                 |      | 3   |      | pF   |
| C <sub>I,ana</sub>     | Input capacitance, port pins with shared analog functions <sup>(1)</sup>                   | $V_{IN} = V_{SS}$ or $V_{CC}$                                     |                 |      | 5   |      | pF   |
| I <sub>lkg(Px.y)</sub> | High-impedance input leakage current                                                       | See (2)(3)                                                        | 2.2 V,<br>3.0 V | -20  |     | +20  | nA   |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) $^{(4)}$ | Ports with interrupt capability (see Section 1.4 and Section 4.2) | 2.2 V,<br>3.0 V | 20   |     |      | ns   |
| t <sub>(RST)</sub>     | External reset pulse duration on $\overline{\text{RST}}^{(5)}$                             |                                                                   | 2.2 V,<br>3.0 V | 2    |     |      | μs   |

If the port pins PJ.4/LFXIN and PJ.5/LFXOUT are used as digital I/Os, they are connected by a 4-pF capacitor and a 35-MΩ resistor in series. At frequencies of approximately 1 kHz and lower, the 4-pF capacitor can add to the pin capacitance of PJ.4/LFXIN and/or PJ.5/LFXOUT.

The input leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted.

The input leakage of the digital port pins is measured individually. The port pin is selected for input, and the pullup or pulldown resistor is disabled.

An external signal sets the interrupt flag every time the minimum interrupt pulse duration  $t_{(int)}$  is met. It may be set by trigger signals shorter than  $t_{(int)}$ . Not applicable if  $\overline{\text{RST}}/\text{NMI}$  pin configured as NMI.



Table 5-12 lists the characteristics of the digital outputs.

#### **Table 5-12. Digital Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (also see Figure 5-9, Figure 5-10, Figure 5-11, and Figure 5-12)

|                       | PARAMETER                                | TEST CONDITIONS                                           | V <sub>CC</sub> | MIN                    | TYP             | MAX             | UNIT   |
|-----------------------|------------------------------------------|-----------------------------------------------------------|-----------------|------------------------|-----------------|-----------------|--------|
|                       |                                          | $I_{(OHmax)} = -1 \text{ mA}^{(1)}$                       | 2.2 V           | V <sub>CC</sub> - 0.25 |                 | $V_{CC}$        |        |
| V                     | High-level output voltage                | $I_{(OHmax)} = -3 \text{ mA}^{(2)}$                       | Z.Z V           | V <sub>CC</sub> - 0.60 |                 | $V_{CC}$        | V      |
| V <sub>OH</sub>       | nigh-level output voltage                | $I_{(OHmax)} = -2 \text{ mA}^{(1)}$                       | 3.0 V           | V <sub>CC</sub> - 0.25 |                 | $V_{CC}$        | V      |
|                       |                                          | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$                       | 3.0 V           | $V_{CC} - 0.60$        |                 | $V_{CC}$        |        |
|                       |                                          | $I_{(OLmax)} = 1 \text{ mA}^{(1)}$                        | 2.2 V           | $V_{SS}$               |                 | $V_{SS} + 0.25$ |        |
| V                     | Low-level output voltage                 | $I_{(OLmax)} = 3 \text{ mA}^{(2)}$                        | Z.Z V           | V <sub>SS</sub>        |                 | $V_{SS} + 0.60$ | V      |
| V <sub>OL</sub>       | $I_{(OLmax)} = 2 \text{ mA}^{(1)}$       | 201/                                                      | V <sub>SS</sub> |                        | $V_{SS} + 0.25$ | v               |        |
|                       |                                          | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$                        | 3.0 V           | V <sub>SS</sub>        |                 | $V_{SS} + 0.60$ |        |
| f_                    | Port output frequency (with load) (3)    | C <sub>L</sub> = 20 pF, R <sub>L</sub> <sup>(4) (5)</sup> | 2.2 V           | 16                     |                 |                 | MHz    |
| f <sub>Px.y</sub>     | For output frequency (with load)         | GL = 20 pr, KL * * * *                                    | 3.0 V           | 16                     |                 |                 | IVITIZ |
|                       | (3)                                      | ACLK, MCLK, or SMCLK at                                   | 2.2 V           | 16                     |                 |                 |        |
| f <sub>Port_CLK</sub> | Clock output frequency <sup>(3)</sup>    | configured output port,<br>$C_L = 20 \text{ pF}^{(5)}$    | 3.0 V           | 16                     |                 |                 | MHz    |
| <b>+</b>              | Port output rise time, digital only port | $C_1 = 20 \text{ pF}$                                     | 2.2 V           |                        | 4               | 15              | ns     |
| t <sub>rise,dig</sub> | pins                                     | CL = 20 μr                                                | 3.0 V           |                        | 3               | 15              | 115    |
|                       | Port output fall time, digital only port | $C_1 = 20 \text{ pF}$                                     | 2.2 V           |                        | 4               | 15              | 20     |
| t <sub>fall,dig</sub> | pins                                     | GL = 20 pF                                                | 3.0 V           |                        | 3               | 15              | ns     |
|                       | Port output rise time, port pins with    | $C_1 = 20 \text{ pF}$                                     | 2.2 V           |                        | 6               | 15              | 20     |
| t <sub>rise,ana</sub> | shared analog functions                  | O <sub>L</sub> = 20 μΓ                                    | 3.0 V           |                        | 4               | 15              | ns     |
| 4                     | Port output fall time, port pins with    | C = 20 pF                                                 | 2.2 V           |                        | 6               | 15              |        |
| t <sub>fall,ana</sub> | shared analog functions                  | C <sub>L</sub> = 20 pF                                    | 3.0 V           |                        | 4               | 15              | ns     |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The port can output frequencies at least up to the specified limit, and the port might support higher frequencies.

<sup>(4)</sup> A resistive divider with 2 x R1 and R1 = 1.6 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. C<sub>L</sub> = 20 pF is connected from the output to V<sub>SS</sub>.

<sup>(5)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



# 5.12.5.1 Typical Characteristics, Digital Outputs at 3.0 V and 2.2 V



Table 5-13 lists the frequencies of the pin oscillator.

#### Table 5-13. Pin-Oscillator Frequency, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-13 and Figure 5-14)

|                 | PARAMETER                                 | TEST CONDITIONS                   | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT  |
|-----------------|-------------------------------------------|-----------------------------------|-----------------|-----|------|-----|-------|
| 40              |                                           | Px.y, $C_L = 10 \text{ pF}^{(1)}$ |                 |     | 1640 |     | Id I= |
| to <sub>F</sub> | P <sub>x.y</sub> Pin-oscillator frequency | Px.y, $C_L = 20 \text{ pF}^{(1)}$ | 3.0 V           |     | 870  |     | kHz   |

<sup>(1)</sup>  $C_L$  is the external load capacitance connected from the output to  $V_{SS}$  and includes all parasitic effects such as PCB traces.

## 5.12.5.2 Typical Characteristics, Pin-Oscillator Frequency





## 5.12.6 Timer\_A and Timer\_B

Table 5-14 lists the characteristics of the Timer\_A.

#### Table 5-14. Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER           |                               | TEST CONDITIONS V <sub>CC</sub>                                       |                 | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{TA}$            | Timer_A input clock frequency | Internal: SMCLK or ACLK,<br>External: TACLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |

Table 5-15 lists the characteristics of the Timer\_B.

### Table 5-15. Timer\_B

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TB</sub>     | Timer_B input clock frequency | Internal: SMCLK or ACLK,<br>External: TBCLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |

#### 5.12.7 eUSCI

Table 5-16 lists the supported clock frequencies of the eUSCI in UART mode.

### Table 5-16. eUSCI (UART Mode) Clock Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                      | MIN | MAX | UNIT |
|---------------------|----------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |     | 16  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                      |     | 4   | MHz  |

Table 5-17 lists the deglitch times of the eUSCI in UART mode.

## Table 5-17. eUSCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                 | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP MAX | UNIT |
|----------------|-------------------------------------------|-----------------|-----------------|-----|---------|------|
|                | UART receive deglitch time <sup>(1)</sup> | UCGLITx = 0     |                 | 5   | 30      |      |
|                |                                           | UCGLITx = 1     | 227 207         | 20  | 90      | 20   |
| ι <sub>t</sub> |                                           | UCGLITx = 2     | 2.2 V, 3.0 V    | 35  | 160     | ns   |
|                |                                           | UCGLITx = 3     |                 | 50  | 220     |      |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. Thus the selected deglitch time can limit the maximum usable baud rate. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

Table 5-18 lists the supported clock frequencies of the eUSCI in SPI master mode.

### Table 5-18. eUSCI (SPI Master Mode) Clock Frequency

|                    | PARAMETER                   | TEST CONDITIONS                                   | MIN | MAX | UNIT |
|--------------------|-----------------------------|---------------------------------------------------|-----|-----|------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | Internal: SMCLK or ACLK,<br>Duty cycle = 50% ±10% |     | 16  | MHz  |



Table 5-19 lists the characteristics of the eUSCI in SPI master mode.

#### Table 5-19. eUSCI (SPI Master Mode)

|                         | PARAMETER                                             | TEST CONDITIONS                                 | V <sub>CC</sub> | MIN | MAX | UNIT   |
|-------------------------|-------------------------------------------------------|-------------------------------------------------|-----------------|-----|-----|--------|
| t <sub>STE,LEAD</sub>   | STE lead time, STE active to clock                    | UCSTEM = 1, UCMODEx = 01 or 10                  |                 | 1   |     | UCxCLK |
| t <sub>STE,LAG</sub>    | STE lag time, last clock to STE inactive              | UCSTEM = 1, UCMODEx = 01 or 10                  |                 | 1   |     | cycles |
| t <sub>STE,ACC</sub>    | STE access time, STE active to SIMO data out          | UCSTEM = 0, UCMODEx = 01 or 10                  | 2.2 V, 3.0 V    |     | 60  | ns     |
| t <sub>STE,DIS</sub>    | STE disable time, STE inactive to SOMI high impedance | UCSTEM = 0, UCMODEx = 01 or 10                  | 2.2 V, 3.0 V    |     | 60  | ns     |
|                         | SOMI input data setup time                            |                                                 | 2.2 V           | 35  |     | 20     |
| t <sub>SU,MI</sub>      |                                                       |                                                 | 3.0 V           | 35  |     | ns     |
|                         | COMI import data hald time                            |                                                 | 2.2 V           | 0   |     |        |
| t <sub>HD,MI</sub>      | SOMI input data hold time                             |                                                 | 3.0 V           | 0   |     | ns     |
|                         |                                                       | LICLK advanta CIMO valid C 20 aF                | 2.2 V           |     | 10  |        |
| t <sub>VALID,MO</sub> S | SIMO output data valid time (2)                       | UCLK edge to SIMO valid, C <sub>L</sub> = 20 pF | 3.0 V           |     | 10  | ns     |
|                         | ONG                                                   | C <sub>L</sub> = 20 pF                          | 2.2 V           | 0   |     | -      |
| t <sub>HD,MO</sub>      | SIMO output data hold time <sup>(3)</sup>             |                                                 | 3.0 V           | 0   |     | ns     |

 $f_{UCxCLK} = 1 / 2t_{LO/HI} \ \ with \ t_{LO/HI} = max(t_{VALID,MO(eUSCI)} + t_{SU,SI(Slave)}, \ t_{SU,MI(eUSCI)} + t_{VALID,SO(Slave)})$  For the slave parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams (1)

in Figure 5-15 and Figure 5-16.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-15 and Figure 5-16.



Figure 5-15. SPI Master Mode, CKPH = 0



Figure 5-16. SPI Master Mode, CKPH = 1



Table 5-20 lists the characteristics of the eUSCI in SPI slave mode.

#### Table 5-20. eUSCI (SPI Slave Mode)

|                       | PARAMETER                                    | TEST CONDITIONS          | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|----------------------------------------------|--------------------------|-----------------|-----|-----|------|
|                       | CTE land time. CTE active to class.          |                          | 2.2 V           | 45  |     |      |
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock           |                          | 3.0 V           | 40  |     | ns   |
|                       | CTC log time lost clock to CTC inactive      |                          | 2.2 V           | 0   |     |      |
| t <sub>STE,LAG</sub>  | STE lag time, last clock to STE inactive     |                          | 3.0 V           | 0   |     | ns   |
|                       | CTF access time. CTF active to COMI data out |                          | 2.2 V           |     | 45  |      |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SOMI data out |                          | 3.0 V           |     | 40  | ns   |
| 4                     | STE disable time, STE inactive to SOMI high  |                          | 2.2 V           |     | 40  |      |
| t <sub>STE,DIS</sub>  | impedance                                    |                          | 3.0 V           |     | 35  | ns   |
| 4                     | CIMO in and data action time                 |                          | 2.2 V           | 4   |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                   |                          | 3.0 V           | 4   |     | ns   |
| 4                     | CIMO in most data hald time                  |                          | 2.2 V           | 7   |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                    |                          | 3.0 V           | 7   |     | ns   |
| 4                     | COMP protect data realist time (2)           | UCLK edge to SOMI valid, | 2.2 V           |     | 35  |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time <sup>(2)</sup>   | $C_L = 20 \text{ pF}$    | 3.0 V           |     | 35  | ns   |
|                       | SOMI output data hald time (3)               | C 20 pF                  | 2.2 V           | 0   |     | ns   |
| HD,SO S               | SOMI output data hold time <sup>(3)</sup>    | $C_L = 20 \text{ pF}$    | 3.0 V           | 0   | -   |      |

f<sub>UCxCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> ≥ max(t<sub>VALID,MO(Master)</sub> + t<sub>SU,SI(eUSCI)</sub>, t<sub>SU,MI(Master)</sub> + t<sub>VALID,SO(eUSCI)</sub>)
For the master parameters t<sub>SU,MI(Master)</sub> and t<sub>VALID,MO(Master)</sub>, see the SPI parameters of the attached master.
Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams

in Figure 5-17 and Figure 5-18.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-17 and Figure 5-18.



Figure 5-17. SPI Slave Mode, CKPH = 0



Figure 5-18. SPI Slave Mode, CKPH = 1



Table 5-21 lists the characteristics of the eUSCI in I<sup>2</sup>C mode.

## Table 5-21. eUSCI (I<sup>2</sup>C Mode)

|                      | PARAMETER                              | TEST CONDITIONS                                                      | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|----------------------|----------------------------------------|----------------------------------------------------------------------|-----------------|------|-----|------|------|
| f <sub>eUSCI</sub>   | eUSCI input clock frequency            | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |                 |      |     | 16   | MHz  |
| f <sub>SCL</sub>     | SCL clock frequency                    |                                                                      | 2.2 V, 3.0 V    | 0    |     | 400  | kHz  |
| +                    | Hold time (repeated) START             | $f_{SCL} = 100 \text{ kHz}$                                          | 2.2 V, 3.0 V    | 4.0  |     |      |      |
| t <sub>HD,STA</sub>  | Hold liftle (repeated) START           | $f_{SCL} > 100 \text{ kHz}$                                          | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |
| •                    | Setup time for a repeated START        | $f_{SCL} = 100 \text{ kHz}$                                          | 2.2 V, 3.0 V    | 4.7  |     |      | 0    |
| t <sub>SU,STA</sub>  | Setup time for a repeated STAKT        | $f_{SCL} > 100 \text{ kHz}$                                          | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |
| t <sub>HD,DAT</sub>  | Data hold time                         |                                                                      | 2.2 V, 3.0 V    | 0    |     |      | ns   |
| t <sub>SU,DAT</sub>  | Data setup time                        |                                                                      | 2.2 V, 3.0 V    | 100  |     |      | ns   |
| 4                    | Setup time for STOP                    | $f_{SCL} = 100 \text{ kHz}$                                          | 2.2 V, 3.0 V    | 4.0  |     |      | :    |
| t <sub>SU,STO</sub>  | Setup time for STOP                    | $f_{SCL} > 100 \text{ kHz}$                                          |                 | 0.6  |     |      | μs   |
| 4                    | Bus free time between a STOP and       | $f_{SCL} = 100 \text{ kHz}$                                          |                 | 4.7  |     |      |      |
| t <sub>BUF</sub>     | START condition                        | f <sub>SCL</sub> > 100 kHz                                           |                 | 1.3  |     |      | μs   |
|                      |                                        | UCGLITx = 0                                                          |                 | 50   |     | 250  |      |
| 4                    | Pulse duration of spikes suppressed by | UCGLITx = 1                                                          | 227/227/        | 25   |     | 125  |      |
| t <sub>SP</sub>      | input filter                           | UCGLITx = 2                                                          | 2.2 V, 3.0 V    | 12.5 |     | 62.5 | ns   |
|                      |                                        | UCGLITx = 3                                                          |                 | 6.3  |     | 31.5 |      |
|                      |                                        | UCCLTOx = 1                                                          | 2.2 V, 3.0 V    |      | 27  |      |      |
| t <sub>TIMEOUT</sub> | Clock low time-out                     | UCCLTOx = 2                                                          |                 |      | 30  |      | ms   |
|                      |                                        | UCCLTOx = 3                                                          |                 |      | 33  |      |      |



Figure 5-19. I<sup>2</sup>C Mode Timing



#### 5.12.8 ADC

Table 5-22 lists the input requirements of the ADC.

### Table 5-22. 12-Bit ADC, Power Supply and Input Range Conditions

|                       | PARAMETER                                                      | TEST CONDITIONS                                                            | V <sub>cc</sub> | MIN | NOM | MAX  | UNIT      |
|-----------------------|----------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|------|-----------|
| V(Ax)                 | Analog input voltage range <sup>(1)</sup>                      | All ADC12 analog input pins Ax                                             |                 | 0   |     | AVCC | ٧         |
| I(ADC12_B)            |                                                                | f <sub>ADC12CLK</sub> = MODCLK, ADC12ON = 1,                               | 3.0 V           |     | 145 | 185  |           |
| single-<br>ended mode | Operating supply current into AVCC plus DVCC terminals (2) (3) | ADC12PWRMD = 0, ADC12DIF = 0,<br>REFON = 0, ADC12SHTx = 0,<br>ADC12DIV = 0 | 2.2 V           |     | 140 | 180  | μΑ        |
| I(ADC12_B)            | fADC12CLK =                                                    | $f_{ADC12CLK} = MODCLK, ADC12ON = 1,$                                      | 3.0 V           |     | 175 | 225  |           |
| differential<br>mode  | Operating supply current into AVCC plus DVCC terminals (2) (3) | ADC12PWRMD = 0, ADC12DIF = 1,<br>REFON = 0, ADC12SHTx= 0,<br>ADC12DIV = 0  | 2.2 V           |     | 170 | 220  | μΑ        |
| C <sub>I</sub>        | Input capacitance                                              | Only one terminal Ax can be selected at one time                           | 2.2 V           |     | 10  | 15   | pF        |
| D                     | Input MUX ON resistance                                        | 0.1/ < 1//0.1/ < 0.1/00                                                    | >2 V            |     | 0.5 | 4    | $k\Omega$ |
| R <sub>I</sub>        |                                                                | $0 \text{ V} \leq \text{V(Ax)} \leq \text{AVCC}$                           | <2 V            |     | 1   | 10   | kΩ        |

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.



Table 5-23 lists the timing parameters of the ADC.

#### Table 5-23. 12-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                             | TEST CO                                                                                                     | NDITIONS                                                                                                                                                   | MIN     | TYP     | MAX | UNIT |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-----|------|
| f <sub>ADC12CLK</sub> | Frequency for specified performance                   | For specified performance of with ADC12PWRMD = 0. If ADC12PWRMD = 1, the mashown here.                      | , ,                                                                                                                                                        | 0.45    |         | 5.4 | MHz  |
| f <sub>ADC12CLK</sub> | Frequency for reduced performance                     | Linearity parameters have red                                                                               | duced performance                                                                                                                                          |         | 32.768  |     | kHz  |
| f <sub>ADC12OSC</sub> | Internal oscillator <sup>(1)</sup>                    | ADC12DIV = 0, f <sub>ADC12CLK</sub> = f <sub>A</sub>                                                        | ADC12OSC from MODCLK                                                                                                                                       | 4       | 4.8     | 5.4 | MHz  |
|                       | Conversion time                                       | REFON = 0, Internal oscillator,<br>f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub> from MODCLK, ADC12WINC = 0 |                                                                                                                                                            | 2.6     |         | 3.5 |      |
| tCONVERT              | Conversion time                                       | External $f_{ADC12CLK}$ from ACLK, MCLK, or SMCLK, ADC12SSEL $\neq 0$                                       |                                                                                                                                                            |         | See (2) |     | μs   |
| t <sub>ADC12ON</sub>  | Turnon settling time of the ADC                       | See <sup>(3)</sup>                                                                                          |                                                                                                                                                            |         | 100     | ns  |      |
| t <sub>ADC12OFF</sub> | Time ADC must be off before it can be turned on again | t <sub>ADC12OFF</sub> must be met to mal holds.                                                             | t <sub>ADC12OFF</sub> must be met to make sure that t <sub>ADC12ON</sub> time holds.                                                                       |         |         |     | ns   |
| t <sub>Sample</sub>   | Sampling time                                         | $R_S = 400 \Omega$ , $R_I = 4 k\Omega$ , $C_I = 15 pF$ , $C_{pext} = 8 pF^{(4)}$                            | All pulse sample mode (ADC12SHP = 1) and extended sample mode (ADC12SHP = 0) with buffered reference (ADC12VRSEL = 0x1, 0x3, 0x5, 0x7, 0x9, 0xB, 0xD, 0xF) | 1       |         |     | μs   |
|                       |                                                       |                                                                                                             | Extended sample mode (ADC12SHP = 0) with unbuffered reference (ADC12VRSEL= 0x0, 0x2, 0x4, 0x6, 0xC, 0xE)                                                   | See (5) |         |     | μs   |

The ADC12OSC is sourced directly from MODOSC inside the UCS.

(5)  $6 \times 1 / f_{ADC12CLK}$ 

<sup>14</sup> x 1 /  $f_{ADC12CLK}$ . If ADC12WINC = 1, then 15 x 1 /  $f_{ADC12CLK}$ 

The condition is that the error in a conversion started after tabctaon is less than ±0.5 LSB. The reference and input signal are already settled.

Approximately 10 Tau ( $\tau$ ) are needed to get an error of less than  $\pm 0.5$  LSB:  $t_{sample} = ln(2^{n+2}) \times (R_S + R_I) \times (C_I + C_{pext})$ ,  $R_S < 10 \text{ k}\Omega$ , where n = ADC resolution = 12,  $R_S$ = external source resistance,  $C_{pext}$  = external parasitic capacitance.



Table 5-24 lists the linearity parameters of the ADC when using an external reference.

## Table 5-24. 12-Bit ADC, Linearity Parameters With External Reference<sup>(1)</sup>

|                    | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                   | MIN   | TYP  | MAX   | UNIT |
|--------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Resolution         | Number of no missing code output-code bits             |                                                                                                                                                                                                                                   | 12    |      |       | bits |
| Eı                 | Integral linearity error (INL) for differential input  | $1.2 \text{ V} \leq \text{V}_{R+} - \text{V}_{R-} \leq \text{AV}_{CC}$                                                                                                                                                            |       |      | ±1.8  | LSB  |
| E <sub>I</sub>     | Integral linearity error (INL) for single ended inputs | $1.2 \text{ V} \le \text{V}_{R+} - \text{V}_{R-} \le \text{AV}_{CC}$                                                                                                                                                              |       |      | ±2.2  | LSB  |
| E <sub>D</sub>     | Differential linearity error (DNL)                     |                                                                                                                                                                                                                                   | -0.99 |      | +1.0  | LSB  |
| E <sub>O</sub>     | Offset error <sup>(2)</sup> (3)                        | ADC12VRSEL = 0x2 or 0x4 without TLV calibration, TLV calibration data can be used to improve the parameter <sup>(4)</sup>                                                                                                         |       | ±0.5 | ±1.5  | mV   |
| E <sub>G,ext</sub> | Gain error                                             | With external voltage reference without internal buffer (ADC12VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±0.8 | ±2.5  | LSB  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12VRSEL = 0x3), $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$                                                                                                           |       | ±1   | ±20   |      |
| E <sub>T,ext</sub> | Total unadjusted error                                 | With external voltage reference without internal buffer (ADC12VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±1.4 | ±3.5  | LSB  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12VRSEL = 0x3), $V_{R+}$ = 2.5 V, $V_{R-}$ = AVSS                                                                                                                        |       | ±1.4 | ±21.0 |      |

<sup>(1)</sup> See Table 5-26 and Table 5-32 for more information on internal reference performance, and see <u>Designing With the MSP430FR59xx</u> and <u>MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal or external reference.

<sup>(2)</sup> Offset is measured as the input voltage (at which ADC output transitions from 0 to 1) minus 0.5 LSB.

<sup>(3)</sup> Offset increases as  $I_R$  drop increases when  $V_{R-}$  is AVSS.

<sup>(4)</sup> For details, see the device descriptor in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide.



Table 5-25 lists the dynamic performance characteristics of the ADC with differential inputs and an external reference.

## Table 5-25. 12-Bit ADC, Dynamic Performance for Differential Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                               | TEST CONDITIONS                                | MIN  | TYP  | MAX | UNIT |
|------|-----------------------------------------|------------------------------------------------|------|------|-----|------|
| SNR  | Signal-to-noise                         | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 68   | 71   |     | dB   |
| ENOB | Effective number of bits <sup>(2)</sup> | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 10.7 | 11.2 |     | bits |

<sup>(1)</sup> See Table 5-26 and Table 5-32 for more information on internal reference performance, and see <u>Designing With the MSP430FR59xx</u> and <u>MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal or external reference.

Table 5-26 lists the dynamic performance characteristics of the ADC with differential inputs and an internal reference.

## Table 5-26. 12-Bit ADC, Dynamic Performance for Differential Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                               |   |                         | TEST CON              | IDITIONS | , | MIN  | TYP  | MAX | UNIT |
|------|-----------------------------------------|---|-------------------------|-----------------------|----------|---|------|------|-----|------|
| ENOB | Effective number of bits <sup>(2)</sup> | ٧ | / <sub>R+</sub> = 2.5 V | , V <sub>R</sub> = AV | SS       |   | 10.3 | 10.7 |     | Bits |

<sup>(1)</sup> See Table 5-32 for more information on internal reference performance, and see *Designing With the MSP430FR59xx and MSP430FR58xx ADC* for details on optimizing ADC performance for your application with the choice of internal or external reference.

Table 5-27 lists the dynamic performance characteristics of the ADC with single-ended inputs and an external reference.

## Table 5-27. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                 | MIN  | TYP MAX | UNIT |
|------|------------------------------|-------------------------------------------------|------|---------|------|
| SNR  | Signal-to-noise              | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$  | 64   | 68      | dB   |
| ENOB | Effective number of bits (2) | V <sub>R+</sub> = 2.5 V, V <sub>R-</sub> = AVSS | 10.2 | 10.7    | bits |

<sup>(1)</sup> See Table 5-28 and Table 5-32 for more information on internal reference performance, and see <u>Designing With the MSP430FR59xx</u> and <u>MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal or external reference.

Table 5-28 lists the dynamic performance characteristics of the ADC with single-ended inputs and an internal reference.

## Table 5-28. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                 | MIN | TYP  | MAX | UNIT |
|------|------------------------------|-------------------------------------------------|-----|------|-----|------|
| ENOB | Effective number of bits (2) | V <sub>R+</sub> = 2.5 V, V <sub>R-</sub> = AVSS | 9.4 | 10.4 |     | bits |

<sup>(1)</sup> See Table 5-32 for more information on internal reference performance, and see *Designing With the MSP430FR59xx and MSP430FR58xx ADC* for details on optimizing ADC performance for your application with the choice of internal or external reference.

Table 5-29 lists the dynamic performance characteristics of the ADC using a 32.678-kHz clock.

#### Table 5-29. 12-Bit ADC, Dynamic Performance With 32.768-kHz Clock

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|   |     | PARAMETER                               | TEST CONDITIONS                                                                                             | TYP | UNIT |
|---|-----|-----------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|
| Е | NOB | Effective number of bits <sup>(1)</sup> | Reduced performance with f <sub>ADC12CLK</sub> from ACLK LFXT 32.768 kHz, $V_{R+}$ = 2.5 V, $V_{R-}$ = AVSS | 10  | bits |

(1) ENOB = (SINAD - 1.76) / 6.02

<sup>(2)</sup> ENOB = (SINAD – 1.76) / 6.02

<sup>(2)</sup> ENOB = (SINAD - 1.76) / 6.02

<sup>(2)</sup> ENOB = (SINAD - 1.76) / 6.02

<sup>(2)</sup> ENOB = (SINAD - 1.76) / 6.02

Table 5-30 lists the characteristics of the temperature sensor and built-in  $V_{1/2}$  of the ADC.

### Table 5-30. 12-Bit ADC, Temperature Sensor and Built-In V<sub>1/2</sub>

|                             | PARAMETER                                                                               | TEST CONDITIONS                                                    | MIN   | TYP | MAX   | UNIT  |
|-----------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-----|-------|-------|
| V <sub>SENSOR</sub>         | See <sup>(1) (2)</sup> (also see Figure 5-20)                                           | ADC12ON = 1, ADC12TCMAP = 1,<br>$T_A = 0$ °C                       |       | 700 |       | mV    |
| TC <sub>SENSOR</sub>        | See (2)                                                                                 | ADC12ON = 1, ADC12TCMAP = 1                                        |       | 2.5 |       | mV/°C |
| t <sub>SENSOR(sample)</sub> | Sample time required if ADCTCMAP = 1 and channel (MAX $-$ 1) is selected <sup>(3)</sup> | ADC12ON = 1, ADC12TCMAP = 1,<br>Error of conversion result ≤ 1 LSB | 30    |     |       | μs    |
| V <sub>1/2</sub>            | AVCC voltage divider for ADC12BATMAP = 1 on MAX input channel                           | ADC12ON = 1, ADC12BATMAP = 1                                       | 47.5% | 50% | 52.5% |       |
| I <sub>V 1/2</sub>          | Current for battery monitor during sample time                                          | ADC12ON = 1, ADC12BATMAP = 1                                       |       | 38  | 63    | μΑ    |
| t <sub>V 1/2</sub> (sample) | Sample time required if ADC12BATMAP = 1 and channel MAX is selected <sup>(4)</sup>      | ADC12ON = 1, ADC12BATMAP = 1                                       | 1.7   |     |       | μs    |

- (1) The temperature sensor offset can be as much as ±30°C. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.
- (2) The device descriptor structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each available reference voltage level. The sensor voltage can be computed as V<sub>SENSE</sub> = TC<sub>SENSOR</sub> × (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.
- (3) The typical equivalent impedance of the sensor is 250 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.
- (4) The on-time t<sub>V1/2(on)</sub> is included in the sampling time t<sub>V1/2(sample)</sub>, no additional on time is needed.



Figure 5-20. Typical Temperature Sensor Voltage



Table 5-31 lists the external reference requirements for the ADC.

## Table 5-31. 12-Bit ADC, External Reference<sup>(1)</sup>

|                       | PARAMETER                                                                             | TEST CONDITIONS                                                                                                                                                | MIN | TYP MAX          | UNIT     |
|-----------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|----------|
| V <sub>R+</sub>       | Positive external reference voltage input VeREF+ or VeREF- based on ADC12VRSEL bit    | $V_{R+} > V_{R-}$                                                                                                                                              | 1.2 | AV <sub>CC</sub> | V        |
| $V_{R-}$              | Negative external reference voltage input<br>VeREF+ or VeREF- based on ADC12VRSEL bit | $V_{R+} > V_{R-}$                                                                                                                                              | 0   | 1.2              | <b>V</b> |
| $V_{R+} - V_{R-}$     | Differential external reference voltage input                                         | $V_{R+} > V_{R-}$                                                                                                                                              | 1.2 | $AV_{CC}$        | ٧        |
| I <sub>VeREF+</sub> , | Static input ourset circled anded input made                                          | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC},~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 1h,\\ ADC12DIF = 0,~ADC12PWRMD = 0 \end{array}$      |     | ±10              |          |
| I <sub>VeREF</sub> -  | Static input current, singled-ended input mode                                        | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 0,~ADC12PWRMD = 01 \end{array}$    |     | ±2.5             | μΑ       |
| I <sub>VeREF+</sub> , | Static input ourset differential input made                                           | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC},  V_{eREF-} = 0~V \\ f_{ADC12CLK} = 5~MHz,  ADC12SHTx = 1h, \\ ADC12DIF = 1,  ADC12PWRMD = 0 \end{array}$ |     | ±20              |          |
| I <sub>VeREF</sub> -  | Static input current, differential input mode                                         | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 1,~ADC12PWRMD = 1 \end{array}$     |     | ±5               | μΑ       |
| I <sub>VeREF+</sub>   | Peak input current with single-ended input                                            | $0 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{AVCC}}, \text{ ADC12DIF} = 0$                                                                   |     | 1.5              | mA       |
| I <sub>VeREF+</sub>   | Peak input current with differential input                                            | $0 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{AVCC}}, \text{ ADC12DIF} = 1$                                                                   |     | 3                | mA       |
| C <sub>VeREF+/-</sub> | Capacitance at VeREF+ or VeREF- terminal                                              | See (2)                                                                                                                                                        | 10  |                  | μF       |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

<sup>(2)</sup> Connect two decoupling capacitors, 10 µF and 470 nF, to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_B. Also see the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide.



#### 5.12.9 Reference

Table 5-32 lists the characteristics of the built-in voltage reference.

### Table 5-32. REF, Built-In Reference

|                           | PARAMETER                                         | TEST CONDITIONS                                                                                                                                               | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT  |
|---------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|------|-------|-------|
|                           |                                                   | REFVSEL = {2} for 2.5 V, REFON = 1                                                                                                                            | 2.7 V           |       | 2.5  | ±1.5% |       |
| $V_{REF+}$                | Positive built-in reference voltage output        | REFVSEL = {1} for 2.0 V, REFON = 1                                                                                                                            | 2.2 V           |       | 2.0  | ±1.5% | V     |
|                           | vollage output                                    | REFVSEL = {0} for 1.2 V, REFON = 1                                                                                                                            | 1.8 V           |       | 1.2  | ±1.8% |       |
| Noise                     | RMS noise at VREF <sup>(1)</sup>                  | From 0.1 Hz to 10 Hz, REFVSEL = {0}                                                                                                                           |                 |       | 110  | 600   | μV    |
| V <sub>OS_BUF_INT</sub>   | VREF ADC BUF_INT buffer offset <sup>(2)</sup>     | $T_A = 25^{\circ}\text{C}$ , ADC ON, REFVSEL = $\{0\}$ , REFON = 1, REFOUT = 0                                                                                |                 | -12   |      | +12   | mV    |
| V <sub>OS_BUF_EXT</sub>   | VREF ADC BUF_EXT buffer offset <sup>(2)</sup>     | T <sub>A</sub> = 25°C, REFVSEL = {0}, REFOUT = 1,<br>REFON = 1 or ADC ON                                                                                      |                 | -12   |      | +12   | mV    |
|                           | AVCC minimum voltage,                             | REFVSEL = {0} for 1.2 V                                                                                                                                       |                 | 1.8   |      |       |       |
| AV <sub>CC(min)</sub>     | Positive built-in reference                       | REFVSEL = {1} for 2.0 V                                                                                                                                       |                 | 2.2   |      |       | V     |
|                           | active                                            | REFVSEL = {2} for 2.5 V                                                                                                                                       |                 | 2.7   |      |       |       |
| I <sub>REF+</sub>         | Operating supply current into AVCC terminal (3)   | REFON = 1                                                                                                                                                     | 3 V             |       | 8    | 15    | μA    |
|                           |                                                   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0,                                                                                                      | 3 V             |       | 225  | 355   |       |
|                           |                                                   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0                                                                                                       | 3 V             |       | 1030 | 1660  |       |
| I <sub>REF+_ADC_BUF</sub> | Operating supply current into AVCC terminal (3)   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2},<br>ADC12PWRMD = 1                                                                                                    | 3 V             |       | 120  | 185   | μΑ    |
|                           |                                                   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 1                                                                                                       | 3 V             |       | 545  | 895   |       |
|                           |                                                   | ADC OFF, REFON = 1, REFOUT = 1,<br>REFVSEL = {0, 1, 2}                                                                                                        | 3 V             |       | 1085 | 1780  |       |
| I <sub>O(VREF+)</sub>     | VREF maximum load current, VREF+ terminal         | REFVSEL = {0, 1, 2}, AVCC = AVCC(min) for each reference level, REFON = REFOUT = 1                                                                            |                 | -1000 |      | +10   | μA    |
| ΔVout/Δlo<br>(VREF+)      | Load-current regulation,<br>VREF+ terminal        | REFVSEL = $\{0, 1, 2\}$ ,<br>$I_{O(VREF+)} = +10 \mu A \text{ or } -1000 \mu A$ ,<br>$AV_{CC} = AV_{CC(min)}$ for each reference level,<br>REFON = REFOUT = 1 |                 |       |      | 2500  | μV/mA |
| C <sub>VREF+/-</sub>      | Capacitance at VREF+ and VREF- terminals          | REFON = REFOUT = 1                                                                                                                                            |                 | 0     |      | 100   | pF    |
| TC <sub>REF+</sub>        | Temperature coefficient of built-in reference     | REFVSEL = $\{0, 1, 2\}$ , REFON = REFOUT = 1,<br>T <sub>A</sub> = $-40^{\circ}$ C to $85^{\circ}$ C <sup>(4)</sup>                                            |                 |       | 18   | 50    | ppm/K |
| PSRR_DC                   | Power supply rejection ratio (DC)                 | $AV_{CC} = AV_{CC(min)}$ to $AV_{CC(max)}$ , $T_A = 25$ °C,<br>REFVSEL = {0, 1, 2}, REFON = REFOUT = 1                                                        |                 |       | 120  | 400   | μV/V  |
| PSRR_AC                   | Power supply rejection ratio (AC)                 | dAV <sub>CC</sub> = 0.1 V at 1 kHz                                                                                                                            |                 |       | 3.0  |       | mV/V  |
| t <sub>SETTLE</sub>       | Settling time of reference voltage <sup>(5)</sup> | $AV_{CC} = AV_{CC \text{ (min)}} \text{ to } AV_{CC \text{(max)}},$<br>$REFVSEL = \{0, 1, 2\}, REFON = 0 \rightarrow 1$                                       |                 |       | 75   | 80    | μs    |

<sup>(1)</sup> Internal reference noise affects ADC performance when ADC uses internal reference. See <u>Designing With the MSP430FR59xx and MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.

<sup>(2)</sup> Buffer offset affects ADC gain error and thus total unadjusted error.

<sup>(3)</sup> The internal reference current is supplied through terminal AVCC.

<sup>(4)</sup> Calculated using the box method: (MAX(–40°C to 85°C) – MIN(–40°C to 85°C)) / MIN(–40°C to 85°C)/(85°C – (–40°C)).

<sup>(5)</sup> The condition is that the error in a conversion started after  $t_{REFON}$  is less than  $\pm 0.5$  LSB.



## 5.12.10 Comparator

Table 5-33 lists the characteristics of the comparator.

### Table 5-33. Comparator\_E

|                          | PARAMETER                                                         | TEST CONDITIONS                                                                                           | V <sub>cc</sub> | MIN                        | TYP                      | MAX                        | UNIT |
|--------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|------|
|                          |                                                                   | CEPWRMD = 00, CEON = 1,<br>CERSx = 00 (fast)                                                              |                 |                            | 11                       | 20                         |      |
|                          | Comparator operating supply current into AVCC, excludes           | CEPWRMD = 01, CEON = 1,<br>CERSx = 00 (medium)                                                            | 2.2 V,          |                            | 9                        | 17                         | μA   |
| IAVCC_COMP               | reference resistor ladder                                         | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 30°C                                       | 3.0 V           |                            |                          | 0.5                        | μΛ   |
|                          |                                                                   | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 85°C                                       |                 |                            |                          | 1.3                        |      |
|                          | Quiescent current of resistor ladder into AVCC, including         | CEREFLX = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 0                                            |                 |                            | 12                       | 15                         | μA   |
| I <sub>AVCC_REF</sub>    | REF module current                                                | CEREFLx = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 1                                            | 3.0 V           |                            | 5                        | 7                          | μΑ   |
|                          |                                                                   | CERSx = 11, CEREFLx = 01, CEREFACC = 0                                                                    | 1.8 V           | 1.17                       | 1.2                      | 1.23                       |      |
|                          |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 0                                                                    | 2.2 V           | 1.92                       | 2.0                      | 2.08                       |      |
|                          | D. (                                                              | CERSx = 11, CEREFLx = 11, CEREFACC = 0                                                                    | 2.7 V           | 2.40                       | 2.5                      | 2.60                       | .,   |
| V <sub>REF</sub>         | Reference voltage level                                           | CERSx = 11, CEREFLx = 01, CEREFACC = 1                                                                    | 1.8 V           | 1.10                       | 1.2                      | 1.245                      | V    |
|                          |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 1                                                                    | 2.2 V           | 1.90                       | 2.0                      | 2.08                       | •    |
|                          |                                                                   | CERSx = 11, CEREFLx = 11, CEREFACC = 1                                                                    | 2.7 V           | 2.35                       | 2.5                      | 2.60                       |      |
| V <sub>IC</sub>          | Common-mode input range                                           |                                                                                                           |                 | 0                          |                          | V <sub>CC</sub> -1         | V    |
|                          |                                                                   | CEPWRMD = 00                                                                                              |                 | -32                        |                          | 32                         |      |
| V <sub>OFFSET</sub>      | Input offset voltage                                              | CEPWRMD = 01                                                                                              |                 | -32                        |                          | 32                         | mV   |
|                          |                                                                   | CEPWRMD = 10                                                                                              |                 | -30                        |                          | 30                         |      |
| _                        |                                                                   | CEPWRMD = 00 or CEPWRMD = 01                                                                              |                 |                            | 9                        |                            | _    |
| C <sub>IN</sub>          | Input capacitance                                                 | CEPWRMD = 10                                                                                              |                 |                            | 9                        |                            | pF   |
| _                        |                                                                   | On (switch closed)                                                                                        |                 |                            | 1                        | 3                          | kΩ   |
| R <sub>SIN</sub>         | Series input resistance                                           | Off (switch open)                                                                                         |                 | 50                         |                          |                            | ΜΩ   |
|                          |                                                                   | CEPWRMD = 00, CEF = 0, Overdrive ≥ 20 mV                                                                  |                 |                            | 260                      | 330                        |      |
| t <sub>PD</sub>          | Propagation delay, response time                                  | CEPWRMD = 01, CEF = 0, Overdrive ≥ 20 mV                                                                  |                 |                            | 350                      | 460                        | ns   |
|                          | unie                                                              | CEPWRMD = 10, CEF = 0, Overdrive ≥ 20 mV                                                                  |                 |                            |                          | 15                         | μs   |
|                          |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 00                                            |                 |                            | 700                      | 1000                       | ns   |
|                          | Propagation delay with filter                                     | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 01                                            |                 |                            | 1.0                      | 1.8                        |      |
| <sup>t</sup> PD,filter   | active                                                            | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 10                                            |                 |                            | 2.0                      | 3.5                        | μs   |
|                          |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 11                                            |                 |                            | 4.0                      | 7.0                        |      |
|                          |                                                                   | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $00$                |                 |                            | 0.9                      | 1.5                        |      |
| t <sub>EN_CMP</sub>      | Comparator enable time                                            | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $01$                |                 |                            | 0.9                      | 1.5                        | μs   |
|                          |                                                                   | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $10$                |                 |                            | 15                       | 100                        |      |
| t <sub>EN_CMP_VREF</sub> | Comparator and reference ladder and reference voltage enable time | CEON = $0 \rightarrow 1$ , CEREFLX = 10, CERSx = 10 or 11, CEREF0 = CEREF1 = 0x0F, Overdrive $\geq$ 20 mV |                 |                            | 350                      | 1500                       | μs   |
| V <sub>CE_REF</sub>      | Reference voltage for a given tap                                 | VIN = reference into resistor ladder,<br>n = 0 to 31                                                      |                 | VIN ×<br>(n + 0.5)<br>/ 32 | VIN ×<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.5)<br>/ 32 | V    |

#### 5.12.11 FRAM

Table 5-34 lists the characteristics of the FRAM.

#### Table 5-34, FRAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                  | TEST CONDITIONS       | MIN              | TYP                              | MAX | UNIT   |
|------------------------|----------------------------|-----------------------|------------------|----------------------------------|-----|--------|
|                        | Read and write endurance   |                       | 10 <sup>15</sup> |                                  |     | cycles |
|                        |                            | T <sub>J</sub> = 25°C | 100              |                                  |     |        |
| t <sub>Retention</sub> | Data retention duration    | $T_J = 70^{\circ}C$   | 40               |                                  |     | years  |
|                        |                            | $T_J = 85^{\circ}C$   | 10               |                                  |     |        |
| I <sub>WRITE</sub>     | Current to write into FRAM |                       |                  | I <sub>READ</sub> <sup>(1)</sup> |     | nA     |
| I <sub>ERASE</sub>     | Erase current              |                       |                  | n/a <sup>(2)</sup>               |     | nA     |
| t <sub>WRITE</sub>     | Write time                 |                       |                  | t <sub>READ</sub> (3)            |     | ns     |
|                        | Read time                  | NWAITSx = 0           |                  | 1 / f <sub>SYSTEM</sub> (4)      |     | no     |
| t <sub>READ</sub>      | Reau lille                 | NWAITSx = 1           |                  | 2 / f <sub>SYSTEM</sub> (4)      |     | ns     |

<sup>(1)</sup> Writing to FRAM does not require a setup sequence or additional power when compared to reading from FRAM. The FRAM read current I<sub>READ</sub> is included in the active mode current consumption numbers I<sub>AM,FRAM</sub>.

### 5.13 Emulation and Debug

Table 5-35 lists the characteristics of the JTAG and Spy-Bi-Wire interface.

## Table 5-35. JTAG and Spy-Bi-Wire Interface

|                                 | PARAMETER                                                                                                               | TEST<br>CONDITIONS | MIN  | TYP | MAX | UNIT |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------|------|-----|-----|------|
| $I_{JTAG}$                      | Supply current adder when JTAG active (but not clocked)                                                                 | 2.2 V, 3.0 V       |      | 40  | 100 | μΑ   |
| f <sub>SBW</sub>                | Spy-Bi-Wire input frequency                                                                                             | 2.2 V, 3.0 V       | 0    |     | 10  | MHz  |
| t <sub>SBW,Low</sub>            | Spy-Bi-Wire low clock pulse duration                                                                                    | 2.2 V, 3.0 V       | 0.04 |     | 15  | μS   |
| t <sub>SBW, En</sub>            | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup>                                    | 2.2 V, 3.0 V       |      |     | 110 | μS   |
| t <sub>SBW,Rst</sub>            | Spy-Bi-Wire return to normal operation time                                                                             |                    | 15   |     | 100 | μS   |
| ,                               | TO((:)                                                                                                                  | 2.2 V              | 0    |     | 16  | MHz  |
| f <sub>TCK</sub>                | TCK input frequency, 4-wire JTAG <sup>(2)</sup>                                                                         | 3.0 V              | 0    |     | 16  | MHz  |
| R <sub>internal</sub>           | Internal pulldown resistance on TEST                                                                                    | 2.2 V, 3.0 V       | 20   | 35  | 50  | kΩ   |
| f <sub>TCLK</sub>               | TCLK/MCLK frequency during JTAG access, no FRAM access (limited by f <sub>SYSTEM</sub> )                                |                    |      |     | 16  | MHz  |
| t <sub>TCLK,Low/High</sub>      | TCLK low or high clock pulse duration, no FRAM access                                                                   |                    |      |     | 25  | ns   |
| f <sub>TCLK,FRAM</sub>          | TCLK/MCLK frequency during JTAG access, including FRAM access (limited by f <sub>SYSTEM</sub> with no FRAM wait states) |                    |      |     | 4   | MHz  |
| t <sub>TCLK,FRAM,Low/High</sub> | TCLK low or high clock pulse duration, including FRAM accesses                                                          |                    |      |     | 100 | ns   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire and BSL interfaces must wait for the t<sub>SBW,En</sub> time after the first transition of the TEST/SBWTCK pin (low to high), before the second transition of the pin (high to low) during the entry sequence.

<sup>(2)</sup> FRAM does not require a special erase sequence.

<sup>3)</sup> Writing into FRAM is as fast as reading.

<sup>(4)</sup> The maximum read (and write) speed is specified by f<sub>SYSTEM</sub> using the appropriate wait state settings (NWAITSx).

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



## 6 Detailed Description

#### 6.1 Overview

The Texas Instruments MSP430FR59xx family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals. The architecture, combined with seven low-power modes is optimized to achieve extended battery life for example in portable measurement applications. The devices features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency.

The MSP430FR59xx devices are microcontroller configurations with up to five 16-bit timers, Comparator, universal serial communication interfaces (eUSCI) supporting UART, SPI, and I<sup>2</sup>C, hardware multiplier, AES accelerator, DMA, real-time clock module with alarm capabilities, up to 40 I/O pins, and an high-performance 12-bit analog-to-digital converter (ADC).

#### 6.2 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

www.ti.com

#### **Operating Modes** 6.3

The MSP430FR59xx MCUs have one active mode and seven software-selectable low-power modes of operation (see Table 6-1). An interrupt event can wake up the device from a low-power mode (LPM0 to LPM4), service the request, and restore back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.

**Table 6-1. Operating Modes** 

| MODE                                              | A                  | М                                         | LPM0                                                | LPM1                                                | LPM2                                 | LPM3                                 | LPM4                                 | LPM3.5     | LPI                  | M4.5                    |
|---------------------------------------------------|--------------------|-------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------|----------------------|-------------------------|
|                                                   | ACTIVE             | ACTIVE,<br>FRAM<br>OFF <sup>(1)</sup>     | CPU Off <sup>(2)</sup>                              | CPU OFF                                             | STANDBY                              | STANDBY                              | OFF                                  | RTC ONLY   | SHUTDOWN<br>WITH SVS | SHUTDOWN<br>WITHOUT SVS |
| Maximum system clock                              | 16 [               | ИНz                                       | 16 MHz                                              | 16 MHz                                              | 50 kHz                               | 50 kHz                               | 0(3)                                 | 50 kHz     | 0                    | (3)                     |
| Typical current consumption, $T_A = 25$ °C        | 103 μA/MHz         | 65 μA/MHz                                 | 70 μA at 1 MHz                                      | 35 μA at 1 MHz                                      | 0.7 μΑ                               | 0.4 μΑ                               | 0.3 μΑ                               | 0.25 μΑ    | 0.2 μΑ               | 0.02 μΑ                 |
| Typical wake-up time                              | N                  | /A                                        | instant                                             | 6 µs                                                | 6 µs                                 | 7 µs                                 | 7 µs                                 | 250 µs     | 250 µs               | 1000 µs                 |
| Wake-up events                                    | N                  | /A                                        | all                                                 | all                                                 | LF<br>I/O<br>Comp                    | LF<br>I/O<br>Comp                    | I/O<br>Comp                          | RTC<br>I/O | I,                   | 0                       |
| CPU                                               | 0                  | n                                         | off                                                 | off                                                 | off                                  | off                                  | off                                  | reset      | re                   | set                     |
| FRAM                                              | on                 | off <sup>(1)</sup>                        | standby<br>(or off <sup>(1)</sup> )                 | off                                                 | off                                  | off                                  | off                                  | off        | C                    | off                     |
| Peripherals in high-frequency state (4)           | ye                 | es                                        | yes                                                 | yes                                                 | no                                   | no                                   | no                                   | reset      | re                   | set                     |
| Peripherals in low-frequency state <sup>(4)</sup> | ye                 | es                                        | yes                                                 | yes                                                 | yes                                  | yes <sup>(5)</sup>                   | no                                   | RTC        | re                   | set                     |
| Peripherals in unclocked state <sup>(4)</sup>     | ye                 | es                                        | yes                                                 | yes                                                 | yes                                  | yes <sup>(5)</sup>                   | yes <sup>(5)</sup>                   | reset      | re                   | set                     |
| MCLK                                              | 0<br>(16 MI        | n<br>Hz <sub>MAX</sub> )                  | off                                                 | off                                                 | off                                  | off                                  | off                                  | off        | C                    | off                     |
| SMCLK                                             | optio<br>(16 MI    | nal <sup>(6)</sup><br>Hz <sub>MAX</sub> ) | optional <sup>(6)</sup><br>(16 MHz <sub>MAX</sub> ) | optional <sup>(6)</sup><br>(16 MHz <sub>MAX</sub> ) | off                                  | off                                  | off                                  | off        | C                    | off                     |
| ACLK                                              | <b>o</b><br>(50 kH | n<br>Hz <sub>MAX</sub> )                  | on<br>(50 kHz <sub>MAX</sub> )                      | on<br>(50 kHz <sub>MAX</sub> )                      | on<br>(50 kHz <sub>MAX</sub> )       | on<br>(50 kHz <sub>MAX</sub> )       | off                                  | off        | off                  |                         |
| External clock                                    | opti<br>(16 MI     |                                           | optional<br>(16 MHz <sub>MAX</sub> )                | optional<br>(16 MHz <sub>MAX</sub> )                | optional<br>(50 kHz <sub>MAX</sub> ) | optional<br>(50 kHz <sub>MAX</sub> ) | optional<br>(50 kHz <sub>MAX</sub> ) | off        | (                    | off                     |
| Full retention                                    | ye                 | es                                        | yes                                                 | yes                                                 | yes                                  | yes                                  | yes                                  | no         | r                    | 10                      |

<sup>(1)</sup> FRAM disabled in FRAM controller

Disabling the FRAM through the FRAM controller allows the application to lower the LPM current consumption but the wake-up time increases as soon as FRAM is accessed (for example, to fetch an interrupt vector). For a wakeup that does not involve the FRAM (for example, DMA transfer to RAM), the wakeup is not delayed.

All clocks disabled

See Table 6-2 for a detailed description of peripherals in high-frequency, low-frequency, or unclocked state.

See Section 6.3.1, which describes the use of peripherals in LPM3 and LPM4.

Controlled by SMCLKOFF. (6)



Instruments

MSP430FR5959, MSP430FR5958, MSP430FR5957 MSP430FR5949, MSP430FR5948, MSP430FR5947, MSP430FR59471

SLAS704F - OCTOBER 2012-REVISED MARCH 2017

### **Table 6-1. Operating Modes (continued)**

| MODE     | AM     |                                       | LPM0                   | LPM1    | LPM2                    | LPM3                    | LPM4                    | LPM3.5                  | LPI                  | M4.5                    |
|----------|--------|---------------------------------------|------------------------|---------|-------------------------|-------------------------|-------------------------|-------------------------|----------------------|-------------------------|
|          | ACTIVE | ACTIVE,<br>FRAM<br>OFF <sup>(1)</sup> | CPU Off <sup>(2)</sup> | CPU OFF | STANDBY                 | STANDBY                 | OFF                     | RTC ONLY                | SHUTDOWN<br>WITH SVS | SHUTDOWN<br>WITHOUT SVS |
| SVS      | alw    | ays                                   | always                 | always  | optional <sup>(7)</sup> | optional <sup>(7)</sup> | optional <sup>(7)</sup> | optional <sup>(7)</sup> | on <sup>(8)</sup>    | off <sup>(9)</sup>      |
| Brownout | alw    | ays                                   | always                 | always  | always                  | always                  | always                  | always                  | alw                  | ays                     |

- Activated SVS (SVSHE = 1) results in higher current consumption. SVS is not included in typical current consumption.
- SVSHE = 1
- (9) SVSHE = 0



### 6.3.1 Peripherals in Low-Power Modes

Peripherals can be in different states that impact the achievable power modes of the device. The states depend on the operational modes of the peripherals. The states are:

- A peripheral is in a "high frequency state" if it requires or uses a clock with a "high" frequency of more than 50 kHz.
- A peripheral is in a "low frequency state" if it requires or uses a clock with a "low" frequency of 50 kHz or less
- A peripheral is in an "unclocked state" if it does not require nor use an internal clock.

If the CPU requests a power mode that does not support the current state of all active peripherals, the device cannot enter the requested power mode but does enter a power mode that still supports the current state of the peripherals, unless an external clock is used. If an external clock is used, the application must ensure the correct frequency range for the requested power mode.

**Table 6-2. Peripheral States** 

| PERIPHERAL                               | IN HIGH-FREQUENCY STATE <sup>(1)</sup>                | IN LOW-FREQUENCY STATE <sup>(2)</sup>                | IN UNCLOCKED STATE <sup>(3)</sup>                                |
|------------------------------------------|-------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------|
| WDT                                      | Clocked by SMCLK                                      | Clocked by ACLK                                      | Not applicable                                                   |
| DMA <sup>(4)</sup>                       | Not applicable                                        | Not applicable                                       | Waiting for a trigger                                            |
| RTC_B                                    | Not applicable                                        | Clocked by LFXT                                      | Not applicable                                                   |
| Timer_A, TAx                             | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz | Clocked by external clock ≤50 kHz                                |
| Timer_B, TBx                             | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz | Clocked by external clock ≤50 kHz                                |
| eUSCI_Ax in UART mode                    | Clocked by SMCLK                                      | Clocked by ACLK                                      | Waiting for first edge of START bit                              |
| eUSCI_Ax in SPI master mode              | Clocked by SMCLK                                      | Clocked by ACLK                                      | Not applicable                                                   |
| eUSCI_Ax in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                    | Clocked by external clock ≤50 kHz                                |
| eUSCI_Bx in I <sup>2</sup> C master mode | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz | Not applicable                                                   |
| eUSCI_Bx in I <sup>2</sup> C slave mode  | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                    | Waiting for START condition or clocked by external clock ≤50 kHz |
| eUSCI_Bx in SPI<br>master mode           | Clocked by SMCLK                                      | Clocked by ACLK                                      | Not applicable                                                   |
| eUSCI_Bx in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                    | Clocked by external clock ≤50 kHz                                |
| ADC12_B                                  | Clocked by SMCLK or by MODOSC                         | Clocked by ACLK                                      | Waiting for a trigger                                            |
| REF_A                                    | Not applicable                                        | Not applicable                                       | Always                                                           |
| COMP_E                                   | Not applicable                                        | Not applicable                                       | Always                                                           |
| CRC <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                       | Not applicable                                                   |
| MPY <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                       | Not applicable                                                   |
| AES <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                       | Not applicable                                                   |

<sup>(1)</sup> Peripherals are in a state that requires or uses a clock with a "high" frequency of more than 50 kHz.

<sup>(2)</sup> Peripherals are in a state that requires or uses a clock with a "low" frequency of 50 kHz or less.

<sup>(3)</sup> Peripherals are in a state that does not require or does not use an internal clock.

<sup>(4)</sup> The DMA always transfers data in active mode but can wait for a trigger in any low power mode. A DMA trigger during a low power mode will cause a temporary transition into active mode for the time of the transfer.

<sup>(5)</sup> Operates only during active mode and will eventually delay the transition into a low power mode until its operation is completed.



#### 6.3.1.1 Idle Currents of Peripherals in LPM3 and LPM4

Most peripherals can be activated to be operational in LPM3 if clocked by ACLK. Some modules are operational in LPM4, because they do not require a clock to operate (for example, the comparator). Activating a peripheral in LPM3 or LPM4 increases the current consumption due to its active supply current contribution but also due to an additional idle current. To limit the idle current adder, certain peripherals are grouped together. To achieve optimal current consumption, use modules within one group and limit the number of groups with active modules. Table 6-3 lists the grouping of the peripherals. Modules not listed in this table are either already included in the standard LPM3 current consumption or cannot be used in LPM3 or LPM4.

The idle current adder is very small at room temperature (25°C) but increases at high temperatures (85°C), See the I<sub>IDLE</sub> current parameters in Section 5.7 for details.

| Group A   | Group B    |
|-----------|------------|
| Timer TA1 | Timer TA0  |
| Timer TA2 | Timer TA3  |
| Timer TB0 | Comparator |
| eUSCI_A0  | ADC12_B    |
| eUSCI_A1  | REF_A      |
| eUSCI_B0  |            |

Table 6-3. Peripheral Groups

## 6.4 Interrupt Vector Table and Signatures

The interrupt vectors, the power-up start address and signatures are in the address range 0FFFFh to 0FF80h. Figure 6-1 summarizes the content of this address range.



Figure 6-1. Interrupt Vectors, Signatures and Passwords

The power-up start address or reset vector is at 0FFFFh to 0FFFEh. It contains a 16-bit address that points to the start address of the application program.

The interrupt vectors start at 0FFFDh and extend to lower addresses. Each vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. Table 6-4 lists the device specific interrupt vector locations.

MSP430FR5958 MSP430FR5957 MSP430FR5949 MSP430FR5948 MSP430FR5947 MSP430FR59471



The vectors programmed into the address range from 0FFFFh to 0FFE0h are used as BSL password (if enabled by the corresponding signature).

The signatures are located at 0FF80h extending to higher addresses. Signatures are evaluated during device start-up. Table 6-5 lists the device specific signature locations.

A JTAG password can be programmed starting from address 0FF88h and extending to higher addresses. The password can extend into the interrupt vector locations using the interrupt vector addresses as additional bits for the password. The length of the JTAG password depends on the JTAG signature.

See the System Resets, Interrupts, and Operating Modes, System Control Module (SYS) chapter in the MSP430FR58xx, MSP430FR69xx, MSP430FR68xx, MSP430FR69xx Family User's Guide for details.

#### Table 6-4. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                                                                                                                                                                         | INTERRUPT FLAG                                                                                                                                                                                                                            | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| System Reset Power up, Brownout, Supply Supervisor External Reset RST Watchdog Time-out (Watchdog mode) WDT, FRCTL MPU, CS, PMM Password Violation FRAM uncorrectable bit error detection MPU segment violation FRAM access time error Software POR, BOR | SVSHIFG PMMRSTIFG WDTIFG WDTIFG WDTPW, FRCTLPW, MPUPW, CSPW, PMMPW UBDIFG MPUSEGIIFG, MPUSEG1IFG, MPUSEG2IFG, MPUSEG3IFG ACCTEIFG PMMPORIFG, PMMBORIFG (SYSRSTIV) <sup>(1)</sup> (2)                                                      | Reset               | OFFFEh          | highest  |
| System NMI Vacant Memory Access JTAG Mailbox FRAM bit error detection MPU segment violation                                                                                                                                                              | VMAIFG  JMBNIFG, JMBOUTIFG  CBDIFG, UBDIFG  MPUSEGIIFG, MPUSEG2IFG,  MPUSEG3IFG  (SYSSNIV) <sup>(1)</sup> (3)                                                                                                                             | (Non)maskable       | 0FFFCh          |          |
| <b>User NMI</b><br>External NMI<br>Oscillator Fault                                                                                                                                                                                                      | NMIIFG, OFIFG<br>(SYSUNIV) <sup>(1)</sup> (3)                                                                                                                                                                                             | (Non)maskable       | 0FFFAh          |          |
| Comparator_E                                                                                                                                                                                                                                             | CEIFG, CEIIFG<br>(CEIV) <sup>(1)</sup>                                                                                                                                                                                                    | Maskable            | 0FFF8h          |          |
| TB0                                                                                                                                                                                                                                                      | TB0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFF6h          |          |
| TB0                                                                                                                                                                                                                                                      | TB0CCR1.CCIFG TB0CCR6.CCIFG,<br>TB0CTL.TBIFG<br>(TB0IV) <sup>(1)</sup>                                                                                                                                                                    | Maskable            | 0FFF4h          |          |
| Watchdog Timer (Interval Timer Mode)                                                                                                                                                                                                                     | WDTIFG                                                                                                                                                                                                                                    | Maskable            | 0FFF2h          |          |
| eUSCI_A0 Receive or Transmit                                                                                                                                                                                                                             | UCA0IFG: UCRXIFG, UCTXIFG (SPI mode) UCA0IFG: UCSTTIFG, UCTXCPTIFG, UCRXIFG, UCTXIFG (UART mode) (UCA0IV) <sup>(1)</sup>                                                                                                                  | Maskable            | 0FFF0h          |          |
| eUSCI_B0 Receive or Transmit                                                                                                                                                                                                                             | UCB0IFG: UCRXIFG, UCTXIFG (SPI mode) UCB0IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) (UCB0IV) <sup>(1)</sup> | Maskable            | OFFEEh          |          |
| ADC12_B                                                                                                                                                                                                                                                  | ADC12IFG0 to ADC12IFG31 ADC12LOIFG, ADC12INIFG, ADC12HIIFG, ADC12RDYIFG, ADC21OVIFG, ADC12TOVIFG (ADC12IV) <sup>(1)</sup>                                                                                                                 | Maskable            | 0FFECh          |          |
| TA0                                                                                                                                                                                                                                                      | TA0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFEAh          |          |
| TAO                                                                                                                                                                                                                                                      | TA0CCR1.CCIFG, TA0CCR2.CCIFG,<br>TA0CTL.TAIFG<br>(TA0IV) <sup>(1)</sup>                                                                                                                                                                   | Maskable            | 0FFE8h          |          |

Multiple source flags

A reset is generated if the CPU tries to fetch instructions from within peripheral space (2)

<sup>(3)</sup> (Non)maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable cannot disable it.



## Table 6-4. Interrupt Sources, Flags, and Vectors (continued)

| INTERRUPT SOURCE             | INTERRUPT FLAG                                                                                                                    | SYSTEM    | WORD    | PRIORITY |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|---------|----------|
| INTERROLL SOURCE             | INTERROTTEAG                                                                                                                      | INTERRUPT | ADDRESS | TRIORITI |
| eUSCI_A1 Receive or Transmit | UCA1IFG: UCRXIFG, UCTXIFG (SPI mode)<br>UCA1IFG: UCSTTIFG, UCTXCPTIFG, UCRXIFG,<br>UCTXIFG (UART mode)<br>(UCA1IV) <sup>(1)</sup> | Maskable  | 0FFE6h  |          |
| DMA                          | DMA0CTL.DMAIFG, DMA1CTL.DMAIFG,<br>DMA2CTL.DMAIFG<br>(DMAIV) <sup>(1)</sup>                                                       | Maskable  | 0FFE4h  |          |
| TA1                          | TA1CCR0.CCIFG                                                                                                                     | Maskable  | 0FFE2h  |          |
| TA1                          | TA1CCR1.CCIFG, TA1CCR2.CCIFG,<br>TA1CTL.TAIFG<br>(TA1IV) <sup>(1)</sup>                                                           | Maskable  | 0FFE0h  |          |
| I/O Port P1                  | P1IFG.0 to P1IFG.7<br>(P1IV) <sup>(1)</sup>                                                                                       | Maskable  | 0FFDEh  |          |
| TA2                          | TA2CCR0.CCIFG                                                                                                                     | Maskable  | 0FFDCh  |          |
| TA2                          | TA2CCR1.CCIFG<br>TA2CTL.TAIFG<br>(TA2IV) <sup>(1)</sup>                                                                           | Maskable  | 0FFDAh  |          |
| I/O Port P2                  | P2IFG.0 to P2IFG.7<br>(P2IV) <sup>(1)</sup>                                                                                       | Maskable  | 0FFD8h  |          |
| TA3                          | TA3CCR0.CCIFG                                                                                                                     | Maskable  | 0FFD6h  |          |
| TA3                          | TA3CCR1.CCIFG<br>TA3CTL.TAIFG<br>(TA3IV) <sup>(1)</sup>                                                                           | Maskable  | 0FFD4h  |          |
| I/O Port P3                  | P3IFG.0 to P3IFG.7<br>(P3IV) <sup>(1)</sup>                                                                                       | Maskable  | 0FFD2h  |          |
| I/O Port P4                  | P4IFG.0 to P4IFG.2<br>(P4IV) <sup>(1)</sup>                                                                                       | Maskable  | 0FFD0h  |          |
| RTC_B                        | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG,<br>RT1PSIFG, RTCOFIFG<br>(RTCIV) <sup>(1)</sup>                                          | Maskable  | 0FFCEh  |          |
| AES                          | AESRDYIFG                                                                                                                         | Maskable  | 0FFCCh  | lowest   |
|                              | I .                                                                                                                               | 1         | 1       |          |

## Table 6-5. Signatures

| SIGNATURE                                   | WORD ADDRESS |
|---------------------------------------------|--------------|
| IP Encapsulation Signature 2                | 0FF8Ah       |
| IP Encapsulation Signature 1 <sup>(1)</sup> | 0FF88h       |
| BSL Signature 2                             | 0FF86h       |
| BSL Signature 1                             | 0FF84h       |
| JTAG Signature 2                            | 0FF82h       |
| JTAG Signature 1                            | 0FF80h       |

<sup>(1)</sup> Must not contain 0AAAAh if used as JTAG password and IP encapsulation functionality is not desired.

### 6.5 Memory Organization

Table 6-6 summarizes the memory map for all device variants.

Table 6-6. Memory Organization<sup>(1)</sup>

|                                                                        |            | MSP430FR59x9                               | MSP430FR59x8                               | MSP430FR59x7                               |
|------------------------------------------------------------------------|------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|
| Memory (FRAM) Main: interrupt vectors and signatures Main: code memory | Total Size | 63KB<br>00FFFFh–00FF80h<br>013FFFh–004400h | 47KB<br>00FFFFh-00FF80h<br>00FF7Fh-004400h | 32KB<br>00FFFFh–00FF80h<br>00FF7Fh–008000h |
| RAM                                                                    |            | 2KB<br>0023FFh-001C00h                     | 2KB<br>0023FFh-001C00h                     | 1KB<br>001FFFh-001C00h                     |
| Device Descriptor Info (TLV) (FRAM)                                    |            | 256 B<br>001AFFh–001A00h                   | 256 B<br>001AFFh-001A00h                   | 256 B<br>001AFFh-001A00h                   |
|                                                                        | Info A     | 128 B<br>0019FFh–001980h                   | 128 B<br>0019FFh-001980h                   | 128 B<br>0019FFh–001980h                   |
| Information memory                                                     | Info B     | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                   |
| (FRAM)                                                                 | Info C     | 128 B<br>0018FFh–001880h                   | 128 B<br>0018FFh-001880h                   | 128 B<br>0018FFh–001880h                   |
|                                                                        | Info D     | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                   |
|                                                                        | BSL 3      | 512 B<br>0017FFh–001600h                   | 512 B<br>0017FFh-001600h                   | 512 B<br>0017FFh–001600h                   |
| Bootloader (BSL)                                                       | BSL 2      | 512 B<br>0015FFh–001400h                   | 512 B<br>0015FFh-001400h                   | 512 B<br>0015FFh–001400h                   |
| memory (ROM)                                                           | BSL 1      | 512 B<br>0013FFh–001200h                   | 512 B<br>0013FFh-001200h                   | 512 B<br>0013FFh–001200h                   |
|                                                                        | BSL 0      | 512 B<br>0011FFh–001000h                   | 512 B<br>0011FFh-001000h                   | 512 B<br>0011FFh–001000h                   |
| Peripherals                                                            | Size       | 4KB<br>000FFFh–0h                          | 4KB<br>000FFFh–0h                          | 4KB<br>000FFFh-0h                          |

<sup>(1)</sup> All address space not listed is considered vacant memory.

## 6.6 Bootloader (BSL)

The BSL enables users to program the FRAM or RAM using a UART serial interface (FRxxxx devices) or an I<sup>2</sup>C interface (FRxxxx1 devices). Access to the device memory through the BSL is protected by an user-defined password. Table 6-7 list the BSL pins requirements. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For a complete description of the features of the BSL and its implementation, see the MSP430 Programming With the Bootloader (BSL).

Table 6-7. BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION                                       |
|-----------------|----------------------------------------------------|
| RST/NMI/SBWTDIO | Entry sequence signal                              |
| TEST/SBWTCK     | Entry sequence signal                              |
| P2.0            | Devices with UART BSL (FRxxxx): Data transmit      |
| P2.1            | Devices with UART BSL (FRxxxx): Data receive       |
| P1.6            | Devices with I <sup>2</sup> C BSL (FRxxxx1): Data  |
| P1.7            | Devices with I <sup>2</sup> C BSL (FRxxxx1): Clock |
| VCC             | Power supply                                       |
| VSS             | Ground supply                                      |



### 6.7 JTAG Operation

#### 6.7.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-8 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming With the JTAG Interface.

Table 6-8. JTAG Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

### 6.7.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the 2-wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-9 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*. For a complete description of the features of the JTAG interface and its implementation, see *MSP430 Programming With the JTAG Interface*.

Table 6-9. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                          |
|-----------------|-----------|-----------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input           |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input and output |
| VCC             |           | Power supply                      |
| VSS             |           | Ground supply                     |



#### 6.8 FRAM

The FRAM can be programmed through the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. Features of the FRAM include:

- Ultra-low-power ultra-fast-write nonvolatile memory
- Byte and word access capability
- Programmable wait state generation
- Error correction coding (ECC)

#### NOTE

#### **Wait States**

For MCLK frequencies > 8 MHz, wait states must be configured following the flow described in the *Wait State Control* section of the *FRAM Controller (FRCTRL)* chapter in the *MSP430FR58xx, MSP430FR59xx, MSP430FR69xx Family User's Guide.* 

For important software design information regarding FRAM including but not limited to partitioning the memory layout according to application-specific code, constant, and data space requirements, the use of FRAM to optimize application energy consumption, and the use of the Memory Protection Unit (MPU) to maximize application robustness by protecting the program code against unintended write accesses, see MSP430<sup>TM</sup> FRAM Technology – How To and Best Practices.

### 6.9 Memory Protection Unit Including IP Encapsulation

The FRAM can be protected from inadvertent CPU execution, read access, or write access by the MPU. Features of the MPU include:

- IP encapsulation with programmable boundaries in steps of 1KB (prevents reads from "outside"; for example, JTAG or non-IP software).
- Main memory partitioning is programmable up to three segments in steps of 1KB.
- · Each segment's access rights can be individually selected (main and information memory).
- Access violation flags with interrupt capability for easy servicing of access violations.



#### 6.10 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be handled using all instructions. For complete module descriptions, see the MSP430FR58xx, MSP430FR68xx, MSP430FR69xx Family User's Guide.

### 6.10.1 Digital I/O

Up to four 8-bit I/O ports are implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for all ports.
- Read and write access to port control registers is supported by all instructions.
- Ports can be accessed byte-wise or word-wise in pairs.
- All pins of ports P1, P2, P3, P4, and PJ support Capacitive Touch I/O functionality.
- No cross-currents during start-up.

#### NOTE

### Configuration of Digital I/Os After BOR Reset

To prevent any cross currents during start-up of the device, all port pins are high-impedance with Schmitt triggers, and their module functions disabled. To enable the I/O functionality after a BOR reset, the ports must be configured first and then the LOCKLPM5 bit must be cleared. For details, see the *Configuration After Reset* section of the *Digital I/O* chapter in the MSP430FR58xx, MSP430FR59xx, MSP430FR69xx Family User's Guide.

## 6.10.2 Oscillator and Clock System (CS)

The clock system includes support for a 32-kHz watch-crystal oscillator (XT1), an internal very-low-power low-frequency oscillator (VLO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator XT2. The clock system module is designed to meet the requirements of both low system cost and low power consumption. A fail-safe mechanism exists for all crystal sources. The clock system module provides the following clock signals:

- Auxiliary clock (ACLK). ACLK can be sourced from a 32-kHz watch crystal (LFXT1), the internal low-frequency oscillator (VLO), or a digital external low-frequency (<50 kHz) clock source.</li>
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced from a high-frequency crystal (HFXT2), the internal digitally controlled oscillator DCO, a 32-kHz watch crystal (LFXT1), the internal low-frequency oscillator (VLO), or a digital external clock source.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to MCLK.

### 6.10.3 Power-Management Module (PMM)

The primary functions of the PMM are:

- · Supply regulated voltages to the core logic
- Supervise voltages that are connected to the device (at DVCC pins)
- Give reset signals to the device during power on and power off



### 6.10.4 Hardware Multiplier (MPY)

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed multiplication, unsigned multiplication, signed multiply-and-accumulate, and unsigned multiply-and-accumulate operations.

### 6.10.5 Real-Time Clock (RTC\_B) (Only MSP430FR596x and MSP430FR594x)

The RTC\_B module contains an integrated real-time clock (RTC). The RTC integrates an internal calendar that compensates for months with less than 31 days and includes leap year correction. The RTC\_B also supports flexible alarm functions and offset-calibration hardware. RTC operation is available in LPM3.5 modes to minimize power consumption.

## 6.10.6 Watchdog Timer (WDT\_A)

The primary function of the WDT\_A module is to perform a controlled system restart if a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. Table 6-10 lists the clock sources for the WDT\_A module.

Table 6-10. WDT A Clocks

| WDTSSEL | NORMAL OPERATION (WATCHDOG AND INTERVAL TIMER MODE) |
|---------|-----------------------------------------------------|
| 00      | SMCLK                                               |
| 01      | ACLK                                                |
| 10      | VLOCLK                                              |
| 11      | LFMODCLK                                            |

#### 6.10.7 System Module (SYS)

The SYS module manages many of the system functions within the device. These system functions include power on reset (POR) and power up clear (PUC) handling, NMI source selection and management, reset interrupt vector generators, bootloader (BSL) entry mechanisms, and configuration management (device descriptors). The SYS module also includes a data exchange mechanism through JTAG called a JTAG mailbox that can be used in the application. Table 6-11 lists the SYS module interrupt vector registers.



# Table 6-11. System Module Interrupt Vector Registers

| INTERRUPT VECTOR<br>REGISTER | ADDRESS | INTERRUPT EVENT                                           | VALUE         | PRIORITY |
|------------------------------|---------|-----------------------------------------------------------|---------------|----------|
|                              |         | No interrupt pending                                      | 00h           |          |
|                              |         | Brownout (BOR)                                            | 02h           | Highest  |
|                              |         | RSTIFG RST/NMI (BOR)                                      | 04h           |          |
|                              |         | PMMSWBOR software BOR (BOR)                               | 06h           |          |
|                              |         | LPMx.5 wakeup (BOR)                                       | 08h           |          |
|                              |         | Security violation (BOR)                                  | 0Ah           |          |
|                              |         | Reserved                                                  | 0Ch           |          |
|                              |         | SVSHIFG SVSH event (BOR)                                  | 0Eh           |          |
|                              |         | Reserved                                                  | 10h           |          |
|                              |         | Reserved                                                  | 12h           |          |
|                              |         | PMMSWPOR software POR (POR)                               | 14h           |          |
|                              |         | WDTIFG watchdog time-out (PUC)                            | 16h           |          |
|                              |         | WDTPW password violation (PUC)                            | 18h           |          |
| SYSRSTIV, System Reset       | 019Eh   | FRCTLPW password violation (PUC)                          | 1Ah           |          |
|                              |         | Uncorrectable FRAM bit error detection (PUC)              | 1Ch           |          |
|                              |         | Peripheral area fetch (PUC)                               | 1Eh           |          |
|                              |         | PMMPW PMM password violation (PUC)                        | 20h           |          |
|                              |         | MPUPW MPU password violation (PUC)                        | 22h           |          |
|                              |         | CSPW CS password violation (PUC)                          | 24h           |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation (PUC) | 26h           |          |
|                              |         | MPUSEGIIFG information memory segment violation (PUC)     | 28h           |          |
|                              |         | MPUSEG1IFG segment 1 memory violation (PUC)               | 2Ah           |          |
|                              |         | MPUSEG2IFG segment 2 memory violation (PUC)               | 2Ch           |          |
|                              |         | MPUSEG3IFG segment 3 memory violation (PUC)               | 2Eh           |          |
|                              |         | ACCTEIFG access time error (PUC) (1)                      | 30h           |          |
|                              |         | Reserved                                                  | 32h to 3Eh    | Lowest   |
|                              |         | No interrupt pending                                      | 00h           |          |
|                              |         | Reserved                                                  | 02h           | Highest  |
|                              |         | Uncorrectable FRAM bit error detection                    | 04h           | <u>~</u> |
|                              |         | Reserved                                                  | 06h           |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation       | 08h           |          |
|                              |         | MPUSEGIIFG information memory segment violation           | 0Ah           |          |
|                              |         | MPUSEG1IFG segment 1 memory violation                     | 0Ch           |          |
| SYSSNIV, System NMI          | 019Ch   | MPUSEG2IFG segment 2 memory violation                     | 0Eh           |          |
| ·                            |         | MPUSEG3IFG segment 3 memory violation                     | 10h           |          |
|                              |         | VMAIFG vacant memory access                               | 12h           |          |
|                              |         | JMBINIFG JTAG mailbox input                               | 14h           |          |
|                              |         | JMBOUTIFG JTAG mailbox output                             | 16h           |          |
|                              |         | Correctable FRAM bit error detection                      | 18h           |          |
|                              |         | Reserved                                                  | 1Ah to<br>1Eh | Lowest   |



### Table 6-11. System Module Interrupt Vector Registers (continued)

| INTERRUPT VECTOR<br>REGISTER | ADDRESS | INTERRUPT EVENT        | VALUE         | PRIORITY |
|------------------------------|---------|------------------------|---------------|----------|
| SYSUNIV, User NMI            |         | No interrupt pending   | 00h           |          |
|                              |         | NMIIFG NMI pin         | 02h           | Highest  |
|                              | 019Ah   | OFIFG oscillator fault | 04h           |          |
|                              |         | Reserved               | 06h           |          |
|                              |         | Reserved               | 08h           |          |
|                              |         | Reserved               | 0Ah to<br>1Eh | Lowest   |

#### 6.10.8 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12 B conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to wake to move data to or from a peripheral. Table 6-12 lists the available triggers for the DMA.

Table 6-12. DMA Trigger Assignments<sup>(1)</sup>

| TRIGGER | CHANNEL 0                                        | CHANNEL 1                                        | CHANNEL 2                                        |
|---------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| 0       | DMAREQ                                           | DMAREQ                                           | DMAREQ                                           |
| 1       | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    |
| 2       | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    |
| 3       | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    |
| 4       | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    |
| 5       | TA2CCR0 CCIFG                                    | TA2CCR0 CCIFG                                    | TA2CCR0 CCIFG                                    |
| 6       | TA3CCR0 CCIFG                                    | TA3CCR0 CCIFG                                    | TA3CCR0 CCIFG                                    |
| 7       | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    |
| 8       | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    |
| 9       | Reserved                                         | Reserved                                         | Reserved                                         |
| 10      | Reserved                                         | Reserved                                         | Reserved                                         |
| 11      | AES Trigger 0                                    | AES Trigger 0                                    | AES Trigger 0                                    |
| 12      | AES Trigger 1                                    | AES Trigger 1                                    | AES Trigger 1                                    |
| 13      | AES Trigger 2                                    | AES Trigger 2                                    | AES Trigger 2                                    |
| 14      | UCA0RXIFG                                        | UCA0RXIFG                                        | UCA0RXIFG                                        |
| 15      | UCA0TXIFG                                        | UCA0TXIFG                                        | UCA0TXIFG                                        |
| 16      | UCA1RXIFG                                        | UCA1RXIFG                                        | UCA1RXIFG                                        |
| 17      | UCA1TXIFG                                        | UCA1TXIFG                                        | UCA1TXIFG                                        |
| 18      | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) |
| 19      | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) |
| 20      | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    |
| 21      | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    |
| 22      | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    |
| 23      | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    |
| 24      | UCB0RXIFG3 (I <sup>2</sup> C)                    | UCB0RXIFG3 (I <sup>2</sup> C)                    | UCB0RXIFG3 (I <sup>2</sup> C)                    |
| 25      | UCB0TXIFG3 (I <sup>2</sup> C)                    | UCB0TXIFG3 (I <sup>2</sup> C)                    | UCB0TXIFG3 (I <sup>2</sup> C)                    |
| 26      | ADC12 end of conversion                          | ADC12 end of conversion                          | ADC12 end of conversion                          |
| 27      | Reserved                                         | Reserved                                         | Reserved                                         |

If a reserved trigger source is selected, no trigger is generated. (1)



## Table 6-12. DMA Trigger Assignments<sup>(1)</sup> (continued)

| TRIGGER | CHANNEL 0 | CHANNEL 1 | CHANNEL 2 |
|---------|-----------|-----------|-----------|
| 28      | Reserved  | Reserved  | Reserved  |
| 29      | MPY ready | MPY ready | MPY ready |
| 30      | DMA2IFG   | DMA0IFG   | DMA1IFG   |
| 31      | DMAE0     | DMAE0     | DMAE0     |

### 6.10.9 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI modules are used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA.

The eUSCI An module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The eUSCI\_Bn module provides support for SPI (3 or 4 pin) and I<sup>2</sup>C.

Two eUSCI A modules and one eUSCI B module are implemented.

### 6.10.10 TAO, TA1

TA0 and TA1 are 16-bit timers and counters (Timer\_A type) with three capture/compare registers each. TA0 and TA can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-13 and Table 6-14). TA0 and TA have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-13. TA0 Signal Connections

| INPUT PORT PIN | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE<br>OUTPUT<br>SIGNAL | OUTPUT PORT PIN |
|----------------|------------------------|------------------------|-----------------|----------------------------|----------------------------|-----------------|
| P1.2           | TA0CLK                 | TACLK                  |                 |                            |                            |                 |
|                | ACLK (internal)        | ACLK                   | Timer           | NI/A                       | NI/A                       |                 |
|                | SMCLK (internal)       | SMCLK                  | rimer           | N/A                        | N/A                        |                 |
| P1.2           | TA0CLK                 | INCLK                  |                 |                            |                            |                 |
| P1.6           | TA0.0                  | CCI0A                  |                 |                            |                            | P1.6            |
| P2.3           | TA0.0                  | CCI0B                  | CCDO            | TA0                        | T400                       | P2.3            |
|                | DVSS                   | GND                    | CCR0 TA0        | TA0.0                      |                            |                 |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                 |
| P1.0           | TA0.1                  | CCI1A                  | CCR1            |                            |                            | P1.0            |
|                | COUT (internal)        | CCI1B                  |                 | CCR1                       | CCR1 TA1                   | TA0.1           |
|                | DVSS                   | GND                    |                 |                            |                            |                 |
|                | DVCC                   | V <sub>cc</sub>        |                 |                            |                            |                 |
| P1.1           | TA0.2                  | CCI2A                  | CCR2 TA2        |                            |                            | P1.1            |
|                | ACLK (internal)        | CCI2B                  |                 | TA 2                       | TAO 2                      |                 |
|                | DVSS                   | GND                    |                 | I AZ                       | TA0.2                      |                 |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                 |

### Table 6-14. TA1 Signal Connections

| INPUT PORT PIN | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE<br>OUTPUT<br>SIGNAL | OUTPUT PORT PIN |                                    |
|----------------|------------------------|------------------------|-----------------|----------------------------|----------------------------|-----------------|------------------------------------|
| P1.1           | TA1CLK                 | TACLK                  |                 |                            |                            |                 |                                    |
|                | ACLK (internal)        | ACLK                   | Timer           | N/A                        | N/A                        |                 |                                    |
|                | SMCLK (internal)       | SMCLK                  | rimei           | IN/A                       | IN/A                       |                 |                                    |
| P1.1           | TA1CLK                 | INCLK                  |                 |                            |                            |                 |                                    |
| P1.7           | TA1.0                  | CCI0A                  |                 |                            |                            | P1.7            |                                    |
| P2.4           | TA1.0                  | CCI0B                  | CCR0 TA0        | TAO                        | TA1.0                      | P2.4            |                                    |
|                | DVSS                   | GND                    |                 | 141.0                      |                            |                 |                                    |
|                | DVCC                   | $V_{CC}$               |                 |                            |                            |                 |                                    |
| P1.2           | TA1.1                  | CCI1A                  |                 |                            |                            | P1.2            |                                    |
|                | COUT (internal)        | CCI1B                  | CCR1            | CCR1 TA1                   | TA1                        | TA1.1           | ADC12(internal)<br>ADC12SHSx = {4} |
|                | DVSS                   | GND                    |                 |                            |                            |                 |                                    |
|                | DVCC                   | $V_{CC}$               |                 |                            |                            |                 |                                    |
| P1.3           | TA1.2                  | CCI2A                  |                 |                            |                            | P1.3            |                                    |
|                | ACLK (internal)        | CCI2B                  | CCR2            | TAO                        | TA1.2                      |                 |                                    |
|                | DVSS                   | GND                    |                 | TA2                        |                            |                 |                                    |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                 |                                    |



### 6.10.11 TA2, TA3

TA2 and TA3 are 16-bit timers and counters (Timer\_A type) with two capture/compare registers each and with internal connections only. TA2 and TA3 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-15 and Table 6-16). TA2 and TA3 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-15. TA2 Signal Connections

| DEVICE INPUT SIGNAL                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL            |
|----------------------------------------|-------------------|--------------|-------------------------|------------------------------------|
| COUT (internal)                        | TACLK             |              |                         |                                    |
| ACLK (internal)                        | ACLK              |              |                         |                                    |
| SMCLK (internal)                       | SMCLK             | Timer        | N/A                     |                                    |
| From Capacitive Touch I/O 0 (internal) | INCLK             |              |                         |                                    |
| TA3 CCR0 output (internal)             | CCI0A             |              |                         | TA3 CCI0A input                    |
| ACLK (internal)                        | CCI0B             | CCR0         | TA0                     |                                    |
| DVSS                                   | GND               |              |                         |                                    |
| DVCC                                   | V <sub>CC</sub>   |              |                         |                                    |
| From Capacitive Touch I/O 0 (internal) | CCI1A             |              |                         | ADC12(internal)<br>ADC12SHSx = {5} |
| COUT (internal)                        | CCI1B             | CCR1         | TA1                     |                                    |
| DVSS                                   | GND               |              |                         |                                    |
| DVCC                                   | V <sub>CC</sub>   |              |                         |                                    |

#### Table 6-16. TA3 Signal Connections

| DEVICE INPUT SIGNAL                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL            |
|----------------------------------------|-------------------|--------------|-------------------------|------------------------------------|
| COUT (internal)                        | TACLK             |              |                         |                                    |
| ACLK (internal)                        | ACLK              |              |                         |                                    |
| SMCLK (internal)                       | SMCLK             | Timer        | N/A                     |                                    |
| From Capacitive Touch I/O 1 (internal) | INCLK             |              |                         |                                    |
| TA2 CCR0 output (internal)             | CCI0A             |              |                         | TA2 CCI0A input                    |
| ACLK (internal)                        | CCI0B             | CCR0         | TA0                     |                                    |
| DVSS                                   | GND               |              |                         |                                    |
| DVCC                                   | V <sub>cc</sub>   |              |                         |                                    |
| From Capacitive Touch I/O 1 (internal) | CCI1A             |              |                         | ADC12(internal)<br>ADC12SHSx = {6} |
| COUT (internal)                        | CCI1B             | CCR1         | TA1                     |                                    |
| DVSS                                   | GND               |              |                         |                                    |
| DVCC                                   | V <sub>CC</sub>   |              |                         |                                    |



### 6.10.12 TB0

TB0 is a 16-bit timer and counter (Timer\_B type) with seven capture/compare registers. TB0 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-17). TB0 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-17. TB0 Signal Connections

| INPUT PORT PIN | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE<br>OUTPUT<br>SIGNAL | OUTPUT PORT PIN                     |
|----------------|------------------------|------------------------|-----------------|----------------------------|----------------------------|-------------------------------------|
| P2.0           | TB0CLK                 | TBCLK                  |                 |                            |                            |                                     |
|                | ACLK (internal)        | ACLK                   | Timer           | N/A                        | N1/A                       |                                     |
|                | SMCLK (internal)       | SMCLK                  | rimei           | IN/A                       | N/A                        |                                     |
| P2.0           | TB0CLK                 | INCLK                  |                 |                            |                            |                                     |
| P2.1           | TB0.0                  | CCI0A                  |                 |                            |                            | P2.1                                |
| P2.5           | TB0.0                  | CCI0B                  |                 |                            |                            | P2.5                                |
|                | DVSS                   | GND                    | CCR0            | TB0                        | TB0.0                      | ADC12 (internal)<br>ADC12SHSx = {2} |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P1.4           | TB0.1                  | CCI1A                  |                 |                            |                            | P1.4                                |
|                | COUT (internal)        | CCI1B                  |                 |                            |                            | P2.6                                |
|                | DVSS                   | GND                    | CCR1            | TB1                        | TB1 TB0.1                  | ADC12 (internal)<br>ADC12SHSx = {3} |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P1.5           | 5 TB0.2 CCI2A          |                        |                 | P1.5                       |                            |                                     |
|                | ACLK (internal)        | CCI2B                  | CCR2            | TB2                        | TB0.2                      | P2.2                                |
|                | DVSS                   | GND                    | CCN2            |                            |                            |                                     |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P3.4           | TB0.3                  | CCI3A                  |                 |                            | TB3 TB0.3                  | P3.4                                |
| P1.6           | TB0.3                  | CCI3B                  | CCR3            | TD2                        |                            | P1.6                                |
|                | DVSS                   | GND                    | CCNS            | 163                        |                            |                                     |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P3.5           | TB0.4                  | CCI4A                  |                 |                            |                            | P3.5                                |
| P1.7           | TB0.4                  | CCI4B                  | CCR4            | TB4                        | TB0.4                      | P1.7                                |
|                | DVSS                   | GND                    | CCK4            | 104                        | 150.4                      |                                     |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P3.6           | TB0.5                  | CCI5A                  |                 |                            | TB0.5                      | P3.6                                |
| P4.4           | TB0.5                  | CCI5B                  | CCR5            | TDE                        |                            | P4.4                                |
|                | DVSS GND CCR5 TB5      | i Di)                  | 0.DO i          |                            |                            |                                     |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |
| P3.7           | TB0.6                  | CCI6A                  |                 |                            |                            | P3.7                                |
| P2.0           | TB0.6                  | CCI6B                  | CCR6            | TDC                        | TB0.6                      | P2.0                                |
|                | DVSS                   | GND                    |                 | TB6                        | 1 00.0                     |                                     |
|                | DVCC                   | V <sub>CC</sub>        |                 |                            |                            |                                     |



### 6.10.13 ADC12 B

The ADC12\_B module supports fast 12-bit analog-to-digital conversions with differential and single-ended inputs. The module implements a 12-bit SAR core, sample select control, reference generator, and a conversion result buffer. A window comparator with lower and upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

Table 6-18 lists the external trigger sources.

Table 6-18. ADC12\_B Trigger Signal Connections

| ADC1   | 2SHSx   | CONNECTED TRIGGER  |
|--------|---------|--------------------|
| BINARY | DECIMAL | SOURCE             |
| 000    | 0       | Software (ADC12SC) |
| 001    | 1       | TA0 CCR1 output    |
| 010    | 2       | TB0 CCR0 output    |
| 011    | 3       | TB0 CCR1 output    |
| 100    | 4       | TA1 CCR1 output    |
| 101    | 5       | TA2 CCR1 output    |
| 110    | 6       | TA3 CCR1 output    |
| 111    | 7       | Reserved (DVSS)    |

Table 6-19 lists the available multiplexing between internal and external analog inputs.

Table 6-19. ADC12\_B External and Internal Signal Mapping

| CONTROL BIT IN ADC12CTL3<br>REGISTER | EXTERNAL ADC INPUT<br>(CONTROL BIT = 0) | INTERNAL ADC INPUT<br>(CONTROL BIT = 1) |
|--------------------------------------|-----------------------------------------|-----------------------------------------|
| ADC12BATMAP                          | A31                                     | Battery monitor                         |
| ADC12TCMAP                           | A30                                     | Temperature sensor                      |
| ADC12CH0MAP                          | A29                                     | N/A <sup>(1)</sup>                      |
| ADC12CH1MAP                          | A28                                     | N/A <sup>(1)</sup>                      |
| ADC12CH2MAP                          | A27                                     | N/A <sup>(1)</sup>                      |
| ADC12CH3MAP                          | A26                                     | N/A <sup>(1)</sup>                      |

<sup>(1)</sup> N/A = No internal signal is available on this device.

## 6.10.14 Comparator\_E

The primary function of the Comparator\_E module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.10.15 CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking. The CRC16 module signature is based on the CRC-CCITT standard.

### 6.10.16 AES256 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-, 192-, or 256-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.

#### 6.10.17 True Random Seed

The Device Descriptor (TLV) (see Section 6.12) contains a 128-bit true random seed that can be used to implement a deterministic random number generator.



### 6.10.18 Shared Reference (REF)

The REF module generates all of the critical reference voltages that can be used by the various analog peripherals in the device.

#### 6.10.19 Embedded Emulation

### 6.10.19.1 Embedded Emulation Module (EEM)

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- Three hardware triggers or breakpoints on memory access
- · One hardware trigger or breakpoint on CPU register write access
- Up to four hardware triggers that can be combined to form complex triggers or breakpoints
- One cycle counter
- · Clock control on module level

## 6.10.19.2 EnergyTrace++ Technology

The devices implement circuitry to support EnergyTrace++ technology. The EnergyTrace++ technology allows you to observe information about the internal states of the microcontroller. These states include the CPU Program Counter (PC), the ON or OFF status of the peripherals and the system clocks (regardless of the clock source), and the low-power mode currently in use. These states can always be read by a debug tool, even when the microcontroller sleeps in LPMx.5 modes.

The activity of the following modules can be observed:

- MPY is calculating.
- · WDT is counting.
- RTC is counting.
- ADC: a sequence, sample, or conversion is active.
- REF: REFBG or REFGEN active and BG in static mode.
- COMP is on.
- AES is encrypting or decrypting.
- eUSCI\_A0 is transferring (receiving or transmitting) data.
- eUSCI\_A1 is transferring (receiving or transmitting) data.
- eUSCI\_B0 is transferring (receiving or transmitting) data.
- TB0 is counting.
- TA0 is counting.
- TA1 is counting.
- TA2 is counting.
- TA3 is counting.



## 6.10.20 Peripheral File Map

Table 6-20 lists the base address for each peripheral. For complete module register descriptions, see the MSP430FR58xx, MSP430FR69xx, MSP430FR69xx, MSP430FR69xx Family User's Guide.

Table 6-20. Peripherals

| MODULE NAME                                 | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|---------------------------------------------|--------------|-------------------------|
| Special Functions (see Table 6-21)          | 0100h        | 000h-01Fh               |
| PMM (see Table 6-22)                        | 0120h        | 000h-01Fh               |
| FRAM Control (see Table 6-23)               | 0140h        | 000h-00Fh               |
| CRC16 (see Table 6-24)                      | 0150h        | 000h-007h               |
| Watchdog (see Table 6-25)                   | 015Ch        | 000h-001h               |
| CS (see Table 6-26)                         | 0160h        | 000h-00Fh               |
| SYS (see Table 6-27)                        | 0180h        | 000h-01Fh               |
| Shared Reference (see Table 6-28)           | 01B0h        | 000h–001h               |
| Port P1, P2 (see Table 6-29)                | 0200h        | 000h-01Fh               |
| Port P3, P4 (see Table 6-30)                | 0220h        | 000h-01Fh               |
| Port PJ (see Table 6-31)                    | 0320h        | 000h-01Fh               |
| TA0 (see Table 6-32)                        | 0340h        | 000h-02Fh               |
| TA1 (see Table 6-33)                        | 0380h        | 000h-02Fh               |
| TB0 (see Table 6-34)                        | 03C0h        | 000h-02Fh               |
| TA2 (see Table 6-35)                        | 0400h        | 000h-02Fh               |
| Capacitive Touch I/O 0 (see Table 6-36)     | 0430h        | 000h-00Fh               |
| TA3 (see Table 6-37)                        | 0440h        | 000h-02Fh               |
| Capacitive Touch I/O 1 (see Table 6-38)     | 0470h        | 000h-00Fh               |
| Real-Time Clock (RTC_B) (see Table 6-39)    | 04A0h        | 000h-01Fh               |
| 32-Bit Hardware Multiplier (see Table 6-40) | 04C0h        | 000h-02Fh               |
| DMA General Control (see Table 6-41)        | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see Table 6-41)              | 0510h        | 000h-00Fh               |
| DMA Channel 1 (see Table 6-41)              | 0520h        | 000h-00Fh               |
| DMA Channel 2 (see Table 6-41)              | 0530h        | 000h-00Fh               |
| MPU Control (see Table 6-42)                | 05A0h        | 000h-00Fh               |
| eUSCI_A0 (see Table 6-43)                   | 05C0h        | 000h-01Fh               |
| eUSCI_A1 (see Table 6-44)                   | 05E0h        | 000h-01Fh               |
| eUSCI_B0 (see Table 6-45)                   | 0640h        | 000h-02Fh               |
| ADC12_B (see Table 6-46)                    | 0800h        | 000h-09Fh               |
| Comparator_E (see Table 6-47)               | 08C0h        | 000h-00Fh               |
| AES (see Table 6-48)                        | 09C0h        | 000h-00Fh               |

## Table 6-21. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

## Table 6-22. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| PMM control 0        | PMMCTL0  | 00h    |
| PMM interrupt flags  | PMMIFG   | 0Ah    |
| PM5 control 0        | PM5CTL0  | 10h    |

#### Table 6-23. FRAM Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| FRAM control 0       | FRCTL0   | 00h    |
| General control 0    | GCCTL0   | 04h    |
| General control 1    | GCCTL1   | 06h    |

#### Table 6-24. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

#### Table 6-25. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

## Table 6-26. CS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| CS control 0         | CSCTL0   | 00h    |
| CS control 1         | CSCTL1   | 02h    |
| CS control 2         | CSCTL2   | 04h    |
| CS control 3         | CSCTL3   | 06h    |
| CS control 4         | CSCTL4   | 08h    |
| CS control 5         | CSCTL5   | 0Ah    |
| CS control 6         | CSCTL6   | 0Ch    |

## Table 6-27. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| System control        | SYSCTL   | 00h    |
| JTAG mailbox control  | SYSJMBC  | 06h    |
| JTAG mailbox input 0  | SYSJMBI0 | 08h    |
| JTAG mailbox input 1  | SYSJMBI1 | 0Ah    |
| JTAG mailbox output 0 | SYSJMBO0 | 0Ch    |
| JTAG mailbox output 1 | SYSJMBO1 | 0Eh    |



## Table 6-27. SYS Registers (Base Address: 0180h) (continued)

| REGISTER DESCRIPTION        | REGISTER | OFFSET |
|-----------------------------|----------|--------|
| User NMI vector generator   | SYSUNIV  | 1Ah    |
| System NMI vector generator | SYSSNIV  | 1Ch    |
| Reset vector generator      | SYSRSTIV | 1Eh    |

## Table 6-28. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

#### Table 6-29. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P1 input                 | P1IN     | 00h    |
| Port P1 output                | P1OUT    | 02h    |
| Port P1 direction             | P1DIR    | 04h    |
| Port P1 resistor enable       | P1REN    | 06h    |
| Port P1 selection 0           | P1SEL0   | 0Ah    |
| Port P1 selection 1           | P1SEL1   | 0Ch    |
| Port P1 interrupt vector word | P1IV     | 0Eh    |
| Port P1 complement selection  | P1SELC   | 16h    |
| Port P1 interrupt edge select | P1IES    | 18h    |
| Port P1 interrupt enable      | P1IE     | 1Ah    |
| Port P1 interrupt flag        | P1IFG    | 1Ch    |
| Port P2 input                 | P2IN     | 01h    |
| Port P2 output                | P2OUT    | 03h    |
| Port P2 direction             | P2DIR    | 05h    |
| Port P2 resistor enable       | P2REN    | 07h    |
| Port P2 selection 0           | P2SEL0   | 0Bh    |
| Port P2 selection 1           | P2SEL1   | 0Dh    |
| Port P2 complement selection  | P2SELC   | 17h    |
| Port P2 interrupt vector word | P2IV     | 1Eh    |
| Port P2 interrupt edge select | P2IES    | 19h    |
| Port P2 interrupt enable      | P2IE     | 1Bh    |
| Port P2 interrupt flag        | P2IFG    | 1Dh    |

#### Table 6-30. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P3 input                 | P3IN     | 00h    |
| Port P3 output                | P3OUT    | 02h    |
| Port P3 direction             | P3DIR    | 04h    |
| Port P3 resistor enable       | P3REN    | 06h    |
| Port P3 selection 0           | P3SEL0   | 0Ah    |
| Port P3 selection 1           | P3SEL1   | 0Ch    |
| Port P3 interrupt vector word | P3IV     | 0Eh    |
| Port P3 complement selection  | P3SELC   | 16h    |
| Port P3 interrupt edge select | P3IES    | 18h    |
| Port P3 interrupt enable      | P3IE     | 1Ah    |
| Port P3 interrupt flag        | P3IFG    | 1Ch    |



## Table 6-30. Port P3, P4 Registers (Base Address: 0220h) (continued)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P4 input                 | P4IN     | 01h    |
| Port P4 output                | P4OUT    | 03h    |
| Port P4 direction             | P4DIR    | 05h    |
| Port P4 resistor enable       | P4REN    | 07h    |
| Port P4 selection 0           | P4SEL0   | 0Bh    |
| Port P4 selection 1           | P4SEL1   | 0Dh    |
| Port P4 complement selection  | P4SELC   | 17h    |
| Port P4 interrupt vector word | P4IV     | 1Eh    |
| Port P4 interrupt edge select | P4IES    | 19h    |
| Port P4 interrupt enable      | P4IE     | 1Bh    |
| Port P4 interrupt flag        | P4IFG    | 1Dh    |

## Table 6-31. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port PJ input                | PJIN     | 00h    |
| Port PJ output               | PJOUT    | 02h    |
| Port PJ direction            | PJDIR    | 04h    |
| Port PJ resistor enable      | PJREN    | 06h    |
| Port PJ selection 0          | PJSEL0   | 0Ah    |
| Port PJ selection 1          | PJSEL1   | 0Ch    |
| Port PJ complement selection | PJSELC   | 16h    |

#### Table 6-32. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| Capture/compare control 3 | TA0CCTL3 | 08h    |
| Capture/compare control 4 | TA0CCTL4 | 0Ah    |
| TA0 counter               | TA0R     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| Capture/compare 3         | TA0CCR3  | 18h    |
| Capture/compare 4         | TA0CCR4  | 1Ah    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |

#### Table 6-33. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |



## Table 6-33. TA1 Registers (Base Address: 0380h) (continued)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| Capture/compare 0    | TA1CCR0  | 12h    |
| Capture/compare 1    | TA1CCR1  | 14h    |
| Capture/compare 2    | TA1CCR2  | 16h    |
| TA1 expansion 0      | TA1EX0   | 20h    |
| TA1 interrupt vector | TA1IV    | 2Eh    |

## Table 6-34. TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| Capture/compare control 3 | TB0CCTL3 | 08h    |
| Capture/compare control 4 | TB0CCTL4 | 0Ah    |
| Capture/compare control 5 | TB0CCTL5 | 0Ch    |
| Capture/compare control 6 | TB0CCTL6 | 0Eh    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| Capture/compare 3         | TB0CCR3  | 18h    |
| Capture/compare 4         | TB0CCR4  | 1Ah    |
| Capture/compare 5         | TB0CCR5  | 1Ch    |
| Capture/compare 6         | TB0CCR6  | 1Eh    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

#### Table 6-35. TA2 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA2 control               | TA2CTL   | 00h    |
| Capture/compare control 0 | TA2CCTL0 | 02h    |
| Capture/compare control 1 | TA2CCTL1 | 04h    |
| TA2 counter               | TA2R     | 10h    |
| Capture/compare 0         | TA2CCR0  | 12h    |
| Capture/compare 1         | TA2CCR1  | 14h    |
| TA2 expansion 0           | TA2EX0   | 20h    |
| TA2 interrupt vector      | TA2IV    | 2Eh    |

## Table 6-36. Capacitive Touch I/O 0 Registers (Base Address: 0430h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive Touch I/O 0 control | CAPTIO0CTL | 0Eh    |

#### Table 6-37. TA3 Registers (Base Address: 0440h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA3 control               | TA3CTL   | 00h    |
| Capture/compare control 0 | TA3CCTL0 | 02h    |

## Table 6-37. TA3 Registers (Base Address: 0440h) (continued)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| Capture/compare control 1 | TA3CCTL1 | 04h    |
| TA3 counter               | TA3R     | 10h    |
| Capture/compare 0         | TA3CCR0  | 12h    |
| Capture/compare 1         | TA3CCR1  | 14h    |
| TA3 expansion 0           | TA3EX0   | 20h    |
| TA3 interrupt vector      | TA3IV    | 2Eh    |

## Table 6-38. Capacitive Touch I/O 1 Registers (Base Address: 0470h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive touch I/O 1 control | CAPTIO1CTL | 0Eh    |

#### Table 6-39. RTC\_B Real-Time Clock Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION      | REGISTER       | OFFSET |
|---------------------------|----------------|--------|
| RTC control 0             | RTCCTL0        | 00h    |
| RTC control 1             | RTCCTL1        | 01h    |
| RTC control 2             | RTCCTL2        | 02h    |
| RTC control 3             | RTCCTL3        | 03h    |
| RTC prescaler 0 control   | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control   | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0           | RTCPS0         | 0Ch    |
| RTC prescaler 1           | RTCPS1         | 0Dh    |
| RTC interrupt vector word | RTCIV          | 0Eh    |
| RTC seconds               | RTCSEC/RTCNT1  | 10h    |
| RTC minutes               | RTCMIN/RTCNT2  | 11h    |
| RTC hours                 | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week           | RTCDOW/RTCNT4  | 13h    |
| RTC days                  | RTCDAY         | 14h    |
| RTC month                 | RTCMON         | 15h    |
| RTC year low              | RTCYEARL       | 16h    |
| RTC year high             | RTCYEARH       | 17h    |
| RTC alarm minutes         | RTCAMIN        | 18h    |
| RTC alarm hours           | RTCAHOUR       | 19h    |
| RTC alarm day of week     | RTCADOW        | 1Ah    |
| RTC alarm days            | RTCADAY        | 1Bh    |
| Binary-to-BCD conversion  | BIN2BCD        | 1Ch    |
| BCD-to-binary conversion  | BCD2BIN        | 1Eh    |

## Table 6-40. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                          | REGISTER | OFFSET |
|-----------------------------------------------|----------|--------|
| 16-bit operand 1 – multiply                   | MPY      | 00h    |
| 16-bit operand 1 – signed multiply            | MPYS     | 02h    |
| 16-bit operand 1 – multiply accumulate        | MAC      | 04h    |
| 16-bit operand 1 – signed multiply accumulate | MACS     | 06h    |
| 16-bit operand 2                              | OP2      | 08h    |
| 16 x 16 result low word                       | RESLO    | 0Ah    |
| 16 x 16 result high word                      | RESHI    | 0Ch    |



#### Table 6-40. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h) (continued)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16 x 16 sum extension                                   | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |

Table 6-41. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |
| DMA module control 0                   | DMACTL0  | 00h    |
| DMA module control 1                   | DMACTL1  | 02h    |
| DMA module control 2                   | DMACTL2  | 04h    |
| DMA module control 3                   | DMACTL3  | 06h    |
| DMA module control 4                   | DMACTL4  | 08h    |
| DMA interrupt vector                   | DMAIV    | 0Eh    |



## Table 6-42. MPU Control Registers (Base Address: 05A0h)

| REGISTER DESCRIPTION                  | REGISTER   | OFFSET |
|---------------------------------------|------------|--------|
| MPU control 0                         | MPUCTL0    | 00h    |
| MPU control 1                         | MPUCTL1    | 02h    |
| MPU segmentation border 2             | MPUSEGB2   | 04h    |
| MPU segmentation border 1             | MPUSEGB1   | 06h    |
| MPU access management                 | MPUSAM     | 08h    |
| MPU IP control 0                      | MPUIPC0    | 0Ah    |
| MPU IP encapsulation segment border 2 | MPUIPSEGB2 | 0Ch    |
| MPU IP encapsulation segment border 1 | MPUIPSEGB1 | 0Eh    |

## Table 6-43. eUSCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA0CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA0CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA0BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA0BR1    | 07h    |
| eUSCI_A modulation control    | UCA0MCTLW  | 08h    |
| eUSCI_A status word           | UCA0STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA0RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA0TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA0ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA0IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA0IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA0IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA0IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA0IV     | 1Eh    |

## Table 6-44. eUSCI\_A1 Registers (Base Address:05E0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA1CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA1CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA1BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA1BR1    | 07h    |
| eUSCI_A modulation control    | UCA1MCTLW  | 08h    |
| eUSCI_A status word           | UCA1STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA1RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA1TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA1ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA1IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA1IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA1IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA1IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA1IV     | 1Eh    |



# Table 6-45. eUSCI\_B0 Registers (Base Address: 0640h)

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB0CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB0CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB0BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB0BR1     | 07h    |
| eUSCI_B status word            | UCB0STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB0TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB0RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB0TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB0I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB0I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB0I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB0I2COA3  | 1Ah    |
| eUSCI_B received address       | UCB0ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB0ADDMASK | 1Eh    |
| eUSCI I2C slave address        | UCB0I2CSA   | 20h    |
| eUSCI interrupt enable         | UCB0IE      | 2Ah    |
| eUSCI interrupt flags          | UCB0IFG     | 2Ch    |
| eUSCI interrupt vector word    | UCB0IV      | 2Eh    |

## Table 6-46. ADC12\_B Registers (Base Address: 0800h)

| REGISTER DESCRIPTION                     | REGISTER    | OFFSET |
|------------------------------------------|-------------|--------|
| ADC12_B control 0                        | ADC12CTL0   | 00h    |
| ADC12_B control 1                        | ADC12CTL1   | 02h    |
| ADC12_B control 2                        | ADC12CTL2   | 04h    |
| ADC12_B control 3                        | ADC12CTL3   | 06h    |
| ADC12_B window comparator low threshold  | ADC12LO     | 08h    |
| ADC12_B window comparator high threshold | ADC12HI     | 0Ah    |
| ADC12_B interrupt flag 0                 | ADC12IFGR0  | 0Ch    |
| ADC12_B interrupt flag 1                 | ADC12IFGR1  | 0Eh    |
| ADC12_B interrupt flag 2                 | ADC12IFGR2  | 10h    |
| ADC12_B interrupt enable 0               | ADC12IER0   | 12h    |
| ADC12_B interrupt enable 1               | ADC12IER1   | 14h    |
| ADC12_B interrupt enable 2               | ADC12IER2   | 16h    |
| ADC12_B interrupt vector                 | ADC12IV     | 18h    |
| ADC12_B memory control 0                 | ADC12MCTL0  | 20h    |
| ADC12_B memory control 1                 | ADC12MCTL1  | 22h    |
| ADC12_B memory control 2                 | ADC12MCTL2  | 24h    |
| ADC12_B memory control 3                 | ADC12MCTL3  | 26h    |
| ADC12_B memory control 4                 | ADC12MCTL4  | 28h    |
| ADC12_B memory control 5                 | ADC12MCTL5  | 2Ah    |
| ADC12_B memory control 6                 | ADC12MCTL6  | 2Ch    |
| ADC12_B memory control 7                 | ADC12MCTL7  | 2Eh    |
| ADC12_B memory control 8                 | ADC12MCTL8  | 30h    |
| ADC12_B memory control 9                 | ADC12MCTL9  | 32h    |
| ADC12_B memory control 10                | ADC12MCTL10 | 34h    |
| ADC12_B memory control 11                | ADC12MCTL11 | 36h    |
| ADC12_B memory control 12                | ADC12MCTL12 | 38h    |

MSP430FR5958 MSP430FR5957 MSP430FR5949 MSP430FR5948 MSP430FR5947 MSP430FR59471



# Table 6-46. ADC12\_B Registers (Base Address: 0800h) (continued)

| REGISTER DESCRIPTION      | REGISTER    | OFFSET |
|---------------------------|-------------|--------|
| ADC12 B memory control 13 | ADC12MCTL13 | 3Ah    |
| ADC12_B memory control 14 | ADC12MCTL14 | 3Ch    |
| ADC12_B memory control 15 | ADC12MCTL15 | 3Eh    |
| ADC12_B memory control 16 | ADC12MCTL16 | 40h    |
| ADC12_B memory control 17 | ADC12MCTL17 | 42h    |
| ADC12_B memory control 18 | ADC12MCTL18 | 44h    |
| ADC12_B memory control 19 | ADC12MCTL19 | 46h    |
| ADC12_B memory control 20 | ADC12MCTL20 | 48h    |
| ADC12_B memory control 21 | ADC12MCTL21 | 4Ah    |
| ADC12 B memory control 22 | ADC12MCTL22 | 4Ch    |
| ADC12_B memory control 23 | ADC12MCTL23 | 4Eh    |
| ADC12_B memory control 24 | ADC12MCTL24 | 50h    |
| ADC12_B memory control 25 | ADC12MCTL25 | 52h    |
| ADC12_B memory control 26 | ADC12MCTL26 | 54h    |
| ADC12_B memory control 27 | ADC12MCTL27 | 56h    |
| ADC12 B memory control 28 | ADC12MCTL28 | 58h    |
| ADC12_B memory control 29 | ADC12MCTL29 | 5Ah    |
| ADC12_B memory control 30 | ADC12MCTL30 | 5Ch    |
| ADC12_B memory control 31 | ADC12MCTL31 | 5Eh    |
| ADC12_B memory 0          | ADC12MEM0   | 60h    |
| ADC12_B memory 1          | ADC12MEM1   | 62h    |
| ADC12_B memory 2          | ADC12MEM2   | 64h    |
| ADC12_B memory 3          | ADC12MEM3   | 66h    |
| ADC12_B memory 4          | ADC12MEM4   | 68h    |
| ADC12_B memory 5          | ADC12MEM5   | 6Ah    |
| ADC12_B memory 6          | ADC12MEM6   | 6Ch    |
| ADC12_B memory 7          | ADC12MEM7   | 6Eh    |
| ADC12_B memory 8          | ADC12MEM8   | 70h    |
| ADC12_B memory 9          | ADC12MEM9   | 72h    |
| ADC12_B memory 10         | ADC12MEM10  | 74h    |
| ADC12_B memory 11         | ADC12MEM11  | 76h    |
| ADC12_B memory 12         | ADC12MEM12  | 78h    |
| ADC12_B memory 13         | ADC12MEM13  | 7Ah    |
| ADC12_B memory 14         | ADC12MEM14  | 7Ch    |
| ADC12_B memory 15         | ADC12MEM15  | 7Eh    |
| ADC12_B memory 16         | ADC12MEM16  | 80h    |
| ADC12_B memory 17         | ADC12MEM17  | 82h    |
| ADC12_B memory 18         | ADC12MEM18  | 84h    |
| ADC12_B memory 19         | ADC12MEM19  | 86h    |
| ADC12_B memory 20         | ADC12MEM20  | 88h    |
| ADC12_B memory 21         | ADC12MEM21  | 8Ah    |
| ADC12_B memory 22         | ADC12MEM22  | 8Ch    |
| ADC12_B memory 23         | ADC12MEM23  | 8Eh    |
| ADC12_B memory 24         | ADC12MEM24  | 90h    |
| ADC12_B memory 25         | ADC12MEM25  | 92h    |
| ADC12_B memory 26         | ADC12MEM26  | 94h    |
| ADC12_B memory 27         | ADC12MEM27  | 96h    |



## Table 6-46. ADC12\_B Registers (Base Address: 0800h) (continued)

| REGISTER DESCRIPTION | REGISTER   | OFFSET |
|----------------------|------------|--------|
| ADC12_B memory 28    | ADC12MEM28 | 98h    |
| ADC12_B memory 29    | ADC12MEM29 | 9Ah    |
| ADC12_B memory 30    | ADC12MEM30 | 9Ch    |
| ADC12_B memory 31    | ADC12MEM31 | 9Eh    |

## Table 6-47. Comparator\_E Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION               | REGISTER | OFFSET |
|------------------------------------|----------|--------|
| Comparator_E control 0             | CECTL0   | 00h    |
| Comparator_E control 1             | CECTL1   | 02h    |
| Comparator_E control 2             | CECTL2   | 04h    |
| Comparator_E control 3             | CECTL3   | 06h    |
| Comparator_E interrupt             | CEINT    | 0Ch    |
| Comparator_E interrupt vector word | CEIV     | 0Eh    |

## Table 6-48. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION                       | REGISTER | OFFSET |
|--------------------------------------------|----------|--------|
| AES accelerator control 0                  | AESACTL0 | 00h    |
| AES accelerator control 1                  | AESACTL1 | 02h    |
| AES accelerator status                     | AESASTAT | 04h    |
| AES accelerator key                        | AESAKEY  | 06h    |
| AES accelerator data in                    | AESADIN  | 008h   |
| AES accelerator data out                   | AESADOUT | 00Ah   |
| AES accelerator XORed data in              | AESAXDIN | 00Ch   |
| AES accelerator XORed data in (no trigger) | AESAXIN  | 00Eh   |



## 6.11 Input/Output Diagrams

#### 6.11.1 Capacitive Touch Functionality Ports P1, P2, P3, P4, and PJ

All port pins provide the Capacitive Touch I/O functionality as shown in Figure 6-2. The Capacitive Touch I/O functionality is controlled using the Capacitive Touch I/O control registers CAPTIO0CTL and CAPTIO1CTL as described in the *MSP430FR58xx*, *MSP430FR59xx*, *MSP430FR68xx*, *MSP430FR69xx Family User's Guide*. The Capacitive Touch I/O functionality is not shown in the individual pin diagrams in the following sections.



Figure 6-2. Capacitive Touch Diagram



# 6.11.2 Port P1 (P1.0 to P1.2) Input/Output With Schmitt Trigger

Figure 6-3 shows the port diagram. Table 6-49 summarizes the selection of the pin function.



Figure 6-3. Port P1 (P1.0 to P1.2) Diagram



#### Table 6-49. Port P1 (P1.0 to P1.2) Pin Functions

| DINI NI AME (D4 w)             |   | FUNCTION                                | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|--------------------------------|---|-----------------------------------------|-----------------------------------------|----------|----------|--|
| PIN NAME (P1.x)                | X | FUNCTION                                | P1DIR.x                                 | P1SEL1.x | P1SEL0.x |  |
|                                |   | P1.0 (I/O)                              | I: 0; O: 1                              | 0        | 0        |  |
|                                |   | TA0.CCI1A                               | 0                                       | 0        | 1        |  |
| P1.0/TA0.1/DMAE0/RTCCLK/A0/C0/ | 0 | TA0.1                                   | 1                                       | U        | '        |  |
| VREF-/VeREF-                   | U | DMAE0                                   | 0                                       | 4        | 0        |  |
|                                |   | RTCCLK <sup>(2)(3)</sup>                | 1                                       | 1        | U        |  |
|                                |   | A0, C0, VREF-, VeREF- <sup>(4)(5)</sup> | Х                                       | 1        | 1        |  |
|                                | 1 | P1.1 (I/O)                              | I: 0; O: 1                              | 0        | 0        |  |
|                                |   | TA0.CCI2A                               | 0                                       | 0        | 1        |  |
| P1.1/TA0.2/TA1CLK/COUT/A1/C1/  |   | TA0.2                                   | 1                                       |          | '        |  |
| VREF+/VeREF+                   | 1 | TA1CLK                                  | 0                                       | 1        | 0        |  |
|                                |   | COUT <sup>(6)</sup>                     | 1                                       |          | U        |  |
|                                |   | A1, C1, VREF+, VeREF+ <sup>(4)(5)</sup> | X                                       | 1        | 1        |  |
|                                |   | P1.2 (I/O)                              | I: 0; O: 1                              | 0        | 0        |  |
|                                |   | TA1.CCI1A                               | 0                                       | 0        | 1        |  |
| P1.2/TA1.1/TA0CLK/COUT/A2/C2   | 2 | TA1.1                                   | 1                                       | U        | '        |  |
| F1.2/1A1.1/1A0CLN/CO01/A2/C2   | 2 | TA0CLK                                  | 0                                       | 1        | 0        |  |
|                                |   | COUT <sup>(7)</sup>                     | 1                                       |          | 0        |  |
|                                |   | A2, C2 <sup>(4)(5)</sup>                | Х                                       | 1        | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Not available on MSP430FR5x5x devices

<sup>(3)</sup> Do not use this pin as RTCCLK output if the DMAE0 functionality is used on any other pin. Select an alternative RTCCLK output pin.

<sup>(4)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(5)</sup> Setting the CEPDx bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPDx bit.

<sup>(6)</sup> Do not use this pin as COUT output if the TA1CLK functionality is used on any other pin. Select an alternative COUT output pin.

<sup>(7)</sup> Do not use this pin as COUT output if the TAOCLK functionality is used on any other pin. Select an alternative COUT output pin.



# 6.11.3 Port P1 (P1.3 to P1.5) Input/Output With Schmitt Trigger

Figure 6-4 shows the port diagram. Table 6-50 summarizes the selection of the pin function.



Figure 6-4. Port P1 (P1.3 to P1.5) Diagram



#### Table 6-50. Port P1 (P1.3 to P1.5) Pin Functions

| DINI NAME (D4)           |   | FUNCTION                 | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|--------------------------|---|--------------------------|-----------------------------------------|----------|----------|--|
| PIN NAME (P1.x)          | X | FUNCTION                 | P1DIR.x                                 | P1SEL1.x | P1SEL0.x |  |
|                          |   | P1.3 (I/O)               | I: 0; O: 1                              | 0        | 0        |  |
|                          |   | TA1.CCI2A                | 0                                       | 0        | 4        |  |
| P1.3/TA1.2/UCB0STE/A3/C3 | 3 | TA1.2                    | 1                                       | 0        | 1        |  |
|                          |   | UCB0STE                  | X <sup>(2)</sup>                        | 1        | 0        |  |
|                          |   | A3, C3 <sup>(3)(4)</sup> | Х                                       | 1        | 1        |  |
|                          |   | P1.4 (I/O)               | I: 0; O: 1                              | 0        | 0        |  |
|                          |   | TB0.CCI1A                | 0                                       | 0        | 4        |  |
| P1.4/TB0.1/UCA0STE/A4/C4 | 4 | TB0.1                    | 1                                       |          | 1        |  |
|                          |   | UCA0STE                  | X <sup>(5)</sup>                        | 1        | 0        |  |
|                          |   | A4, C4 <sup>(3)(4)</sup> | Х                                       | 1        | 1        |  |
|                          |   | P1.5(I/O)                | I: 0; O: 1                              | 0        | 0        |  |
|                          |   | TB0.CCI2A                | 0                                       |          | 4        |  |
| P1.5/TB0.2/UCA0CLK/A5/C5 | 5 | TB0.2                    | 1                                       | 0        | 1        |  |
|                          |   | UCA0CLK                  | X <sup>(5)</sup>                        | 1        | 0        |  |
|                          |   | A5, C5 <sup>(3)(4)</sup> | Х                                       | 1        | 1        |  |

<sup>(1)</sup> X = Don't care

(5) Direction controlled by eUSCI\_A0 module.

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.

<sup>(3)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(4)</sup> Setting the CEPDx bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPDx bit.



## 6.11.4 Port P1 (P1.6 and P1.7) Input/Output With Schmitt Trigger

Figure 6-5 shows the port diagram. Table 6-51 summarizes the selection of the pin function.



Figure 6-5. Port P1 (P1.6 and P1.7) Diagram

Table 6-51. Port P1 (P1.6 and P1.7) Pin Functions

| PIN NAME (P1.x)                       |   | FUNCTION         | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|---------------------------------------|---|------------------|-----------------------------------------|----------|----------|--|
|                                       |   | FUNCTION         | P1DIR.x                                 | P1SEL1.x | P1SEL0.x |  |
|                                       |   | P1.6 (I/O)       | I: 0; O: 1                              | 0        | 0        |  |
| P1.6/TB0.3/UCB0SIMO/UCB0SDA/ TA0.0    |   | TB0.CCI3B        | 0                                       | 0        | 4        |  |
|                                       | 6 | TB0.3            | 1                                       | U        | 1        |  |
|                                       | О | UCB0SIMO/UCB0SDA | X <sup>(2)</sup>                        | 1        | 0        |  |
|                                       |   | TA0.CCI0A        | 0                                       | 1        | 1        |  |
|                                       |   | TA0.0            | 1                                       |          |          |  |
|                                       |   | P1.7 (I/O)       | I: 0; O: 1                              | 0        | 0        |  |
|                                       |   | TB0.CCI4B        | 0                                       | 0        | 4        |  |
| DA 7/TDO A/LICEOCOMU/LICEOCOL / TAA O | 7 | TB0.4            | 1                                       | U        | ı        |  |
| P1.7/TB0.4/UCB0SOMI/UCB0SCL/ TA1.0    | / | UCB0SOMI/UCB0SCL | X <sup>(3)</sup>                        | 1        | 0        |  |
|                                       |   | TA1.CCI0A        | 0                                       | 1        | 4        |  |
|                                       |   | TA1.0            | 1                                       |          | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.

<sup>(3)</sup> Direction controlled by eUSCI\_A0 module.

## 6.11.5 Port P2 (P2.0 to P2.2) Input/Output With Schmitt Trigger

Figure 6-6 shows the port diagram. Table 6-52 summarizes the selection of the pin function.



Figure 6-6. Port P2 (P2.0 to P2.2) Diagram

Table 6-52. Port P2 (P2.0 to P2.2) Pin Functions

| DIN NAME (D2 v)                             |   | FUNCTION            | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|---------------------------------------------|---|---------------------|-----------------------------------------|----------|----------|--|
| PIN NAME (P2.x)                             | X | FUNCTION            | P2DIR.x                                 | P2SEL1.x | P2SEL0.x |  |
|                                             |   | P2.0 (I/O)          | I: 0; O: 1                              | 0        | 0        |  |
|                                             |   | TB0.CCI6B           | 0                                       | 0        | 1        |  |
| P2.0/TB0.6/UCA0TXD/UCA0SIMO/<br>TB0CLK/ACLK | 0 | TB0.6               | 1                                       | U        | '        |  |
|                                             | 0 | UCA0TXD/UCA0SIMO    | X <sup>(2)</sup>                        | 1        | 0        |  |
|                                             |   | TB0CLK              | 0                                       | 1        | 1        |  |
|                                             |   | ACLK <sup>(3)</sup> | 1                                       |          |          |  |
|                                             |   | P2.1 (I/O)          | I: 0; O: 1                              | 0        | 0        |  |
| P2.1/TB0.0/UCA0RXD/UCA0SOMI/<br>TB0.0       | 4 | TB0.CCI0A           | 0                                       | X        | 4        |  |
|                                             | ' | TB0.0               | 1                                       | ^        | ,<br>    |  |
|                                             |   | UCA0RXD/UCA0SOMI    | X <sup>(2)</sup>                        | 1        | 0        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A0 module.

<sup>(3)</sup> Do not use this pin as ACLK output if the TB0CLK functionality is used on any other pin. Select an alternative ACLK output pin.

## Table 6-52. Port P2 (P2.0 to P2.2) Pin Functions (continued)

| PIN NAME (P2.x)     | _ | FUNCTION                | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|---------------------|---|-------------------------|-----------------------------------------|----------|----------|--|
| FIN NAME (F2.X)     | X |                         | P2DIR.x                                 | P2SEL1.x | P2SEL0.x |  |
|                     |   | P2.2 (I/O)              | I: 0; O: 1                              | 0        | 0        |  |
|                     | 2 | N/A                     | 0                                       | - 0      | 4        |  |
| DO O/TRO O/HOROCHIA |   | TB0.2                   | 1                                       |          | 1        |  |
| P2.2/TB0.2/UCB0CLK  | 2 | UCB0CLK                 | X <sup>(4)</sup>                        | 1        | 0        |  |
|                     |   | N/A                     | 0                                       | 1        | 1        |  |
|                     |   | Internally tied to DVSS | 1                                       |          | 1        |  |

<sup>(4)</sup> Direction controlled by eUSCI\_B0 module.

# 6.11.6 Port P2 (P2.3 and P2.4) Input/Output With Schmitt Trigger



Figure 6-7. Port P2 (P2.3 and P2.4) Diagram



#### Table 6-53. Port P2 (P2.3 and P2.4) Pin Functions

| PIN NAME (P2.x)           |   | FUNCTION                  | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|---------------------------|---|---------------------------|-----------------------------------------|----------|----------|--|
| FIN NAME (F2.X)           | X | FUNCTION                  | P2DIR.x                                 | P2SEL1.x | P2SEL0.x |  |
| P2.3/TA0.0/UCA1STE/A6/C10 |   | P2.3 (I/O)                | I: 0; O: 1                              | 0        | 0        |  |
|                           |   | TA0.CCI0B                 | 0                                       | 0        | 4        |  |
|                           | 3 | TA0.0                     | 1                                       | 0        | '        |  |
|                           |   | UCA1STE                   | X <sup>(2)</sup>                        | 1        | 0        |  |
|                           |   | A6, C10 <sup>(3)(4)</sup> | Х                                       | 1        | 1        |  |
|                           |   | P2.4 (I/O)                | I: 0; O: 1                              | 0        | 0        |  |
|                           |   | TA1.CCI0B                 | 0                                       | 0        | 4        |  |
| P2.4/TA1.0/UCA1CLK/A7/C11 | 4 | TA1.0                     | 1                                       | 0        | 1        |  |
|                           |   | UCA1CLK                   | X <sup>(2)</sup>                        | 1        | 0        |  |
|                           |   | A7, C11 <sup>(3)(4)</sup> | Х                                       | 1        | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.

<sup>(3)</sup> Setting P2SEL1.x and P2SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(4)</sup> Setting the CEPDx bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPDx bit.

## 6.11.7 Port P2 (P2.5 and P2.6) Input/Output With Schmitt Trigger

Figure 6-8 shows the port diagram. Table 6-54 summarizes the selection of the pin function.



Figure 6-8. Port P2 (P2.5 and P2.6) Diagram

Table 6-54. Port P2 (P2.5 and P2.6) Pin Functions

| DIN NAME (DO)                       |   | FUNCTION                | CONTRO           | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |  |  |
|-------------------------------------|---|-------------------------|------------------|-----------------------------------------|----------|--|--|
| PIN NAME (P2.x)                     | X | FUNCTION                | P2DIR.x          | P2SEL1.x                                | P2SEL0.x |  |  |
| P2.5/TB0.0/UCA1TXD/UCA1SIMO         |   | P2.5(I/O)               | I: 0; O: 1       | 0                                       | 0        |  |  |
|                                     |   | TB0.CCI0B               | 0                | 0                                       | 4        |  |  |
|                                     | _ | TB0.0                   | 1                | 0                                       | 1        |  |  |
|                                     | 5 | UCA1TXD/UCA1SIMO        | X <sup>(2)</sup> | 1                                       | 0        |  |  |
|                                     |   | N/A                     | 0                | 1                                       | 4        |  |  |
|                                     |   | Internally tied to DVSS | 1                |                                         | '        |  |  |
|                                     |   | P2.6(I/O)               | I: 0; O: 1       | 0                                       | 0        |  |  |
|                                     |   | N/A                     | 0                | 0                                       | 4        |  |  |
| DO C/TDO 4/I I CAA DVD/I I CAA COMI |   | TB0.1                   | 1                | 0                                       | 1        |  |  |
| P2.6/TB0.1/UCA1RXD/UCA1SOMI         | 6 | UCA1RXD/UCA1SOMI        | X <sup>(2)</sup> | 1                                       | 0        |  |  |
|                                     |   | N/A                     | 0                | 1                                       | 4        |  |  |
|                                     |   | Internally tied to DVSS | 1                |                                         | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.



# 6.11.8 Port P2 (P2.7) Input/Output With Schmitt Trigger

Figure 6-9 shows the port diagram. Table 6-55 summarizes the selection of the pin function.



NOTE: Functional representation only.

Figure 6-9. Port P2 (P2.7) Diagram

Table 6-55. Port P2 (P2.7) Pin Functions

| DIN NAME (D2 v) | x | FUNCTION                | CONTROL BITS AND SIGNALS <sup>(1)</sup> |          |          |  |
|-----------------|---|-------------------------|-----------------------------------------|----------|----------|--|
| PIN NAME (P2.x) |   | FUNCTION                | P2DIR.x                                 | P2SEL1.x | P2SEL0.x |  |
|                 |   | P2.7(I/O)               | I: 0; O: 1                              | 0        | 0        |  |
|                 |   | N/A                     | 0                                       | 0        | 4        |  |
| P2.7            | 7 | Internally tied to DVSS | 1                                       |          | '        |  |
|                 |   | N/A                     | 0                                       | 1        | V        |  |
|                 |   | Internally tied to DVSS | 1                                       |          | Х        |  |

(1) X = Don't care

# 6.11.9 Port P3 (P3.0 to P3.3) Input/Output With Schmitt Trigger

Figure 6-10 shows the port diagram. Table 6-56 summarizes the selection of the pin function.



Figure 6-10. Port P3 (P3.0 to P3.3) Diagram



#### Table 6-56. Port P3 (P3.0 to P3.3) Pin Functions

| DIN NAME (D2)                                          |   | CONTROL BIT               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OL BITS AND SIG                                    | BITS AND SIGNALS <sup>(1)</sup> |  |  |
|--------------------------------------------------------|---|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------|--|--|
| PIN NAME (P3.X)                                        | x | FUNCTION                  | P3DIR.x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P3SEL1.x                                           | P3SEL0.x                        |  |  |
| P3 0/A12/C12                                           |   | P3.0 (I/O)                | I: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | 0                               |  |  |
|                                                        |   | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  |                                 |  |  |
|                                                        | 0 | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  | 1                               |  |  |
| 23.0/A12/C12                                           | 0 | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                  | 0                               |  |  |
| P3.1/A13/C13 P3.2/A14/C14                              |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                  | 0                               |  |  |
|                                                        |   | A12/C12 <sup>(2)(3)</sup> | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P3SEL1.x                                           | 1                               |  |  |
|                                                        |   | P3.1 (I/O)                | I: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | 0                               |  |  |
| P3.0/A12/C12  P3.1/A13/C13  P3.2/A14/C14  P3.3/A15/C15 |   | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  | 1                               |  |  |
|                                                        |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                    |                                 |  |  |
| 23.1/A13/C13                                           | 1 | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P3SEL1.x  0  0  1  1  0  0  1  1  0  0  1  1  0  0 | 0                               |  |  |
|                                                        |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                    | 0                               |  |  |
|                                                        |   | A13/C13 <sup>(2)(3)</sup> | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                    | 1                               |  |  |
|                                                        |   | P3.2 (I/O)                | I: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | 0                               |  |  |
|                                                        |   | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  | 4                               |  |  |
| D2 2/A44/C44                                           | 2 | Internally tied to DVSS   | P3DIR.x         P3SEL1           I: 0; O: 1         0           0         0           1         0           0         1           1         0           0         0           1         0           0         1           1         0           1         0           0         0           1         0           0         1           0         0           1         0           0         0           1         0           0         0           1         0           1         0           1         0           1         0           1         0           1         1 | 0                                                  | 1                               |  |  |
| P3.2/A14/C14                                           | 2 | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                  | 0                               |  |  |
|                                                        |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                  | 0                               |  |  |
|                                                        |   | A14/C14 <sup>(2)(3)</sup> | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                  | 1                               |  |  |
|                                                        |   | P3.3 (I/O)                | I: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                  | 0                               |  |  |
|                                                        |   | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  | 4                               |  |  |
| 20.0/145/045                                           |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                  | 1                               |  |  |
| P3.0/A12/C12 P3.1/A13/C13 P3.2/A14/C14                 | 3 | N/A                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                  | 0                               |  |  |
|                                                        |   | Internally tied to DVSS   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ] 1                                                | 0                               |  |  |
|                                                        |   | A15/C15 <sup>(2)(3)</sup> | X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P3SEL1.x  0  0  1  1  0  0  1  1  0  0  1  1  0  0 | 1                               |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P3SEL1.x and P3SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(3)</sup> Setting the CEPDx bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPDx bit.

## 6.11.10 Port P3 (P3.4 to P3.7) Input/Output With Schmitt Trigger

Figure 6-11 shows the port diagram. Table 6-57 summarizes the selection of the pin function.



Figure 6-11. Port P3 (P3.4 to P3.7) Diagram



## Table 6-57. Port P3 (P3.4 to P3.7) Pin Functions

| DINI NIAME (DO)  |   | FUNCTION                | CONTRO     | L BITS AND SIG | SNALS <sup>(1)</sup> |
|------------------|---|-------------------------|------------|----------------|----------------------|
| PIN NAME (P3.x)  | X |                         | P3DIR.x    | P3SEL1.x       | P3SEL0.x             |
|                  |   | P3.4 (I/O)              | I: 0; O: 1 | 0              | 0                    |
|                  |   | TB0.CCI3A               | 0          |                | 1                    |
| P3.4/TB0.3/SMCLK | 4 | TB0.3                   | 1          | 0              | 1                    |
|                  |   | N/A                     | 0          | 1              | Х                    |
|                  |   | SMCLK                   | 1          | I              | ^                    |
|                  |   | P3.5 (I/O)              | I: 0; O: 1 | 0              | 0                    |
|                  |   | TB0.CCI4A               | 0          | 0              | 1                    |
| P3.5/TB0.4/COUT  | 5 | TB0.4                   | 1          | U              |                      |
|                  |   | N/A                     | 0          | 0<br>- 1<br>0  | V                    |
|                  |   | COUT                    | 1          |                | Χ                    |
|                  |   | P3.6 (I/O)              | I: 0; O: 1 | 0              | 0                    |
|                  |   | TB0.CCI5A               | 0          | 0              | 4                    |
| P3.6/TB0.5       | 6 | TB0.5                   | 1          | U              | 1                    |
|                  |   | N/A                     | 0          | 4              | Х                    |
|                  |   | Internally tied to DVSS | 1          | 1              | ^                    |
|                  |   | P3.7 (I/O)              | I: 0; O: 1 | 0              | 0                    |
| P3.7/TB0.6       |   | TB0.CCI6A               | 0          | _              | 4                    |
|                  | 7 | TB0.6                   | 1          | 0              | 1                    |
|                  |   | N/A                     | 0          | 4              |                      |
|                  |   | Internally tied to DVSS | 1          | 1              | X                    |

<sup>(1)</sup> X = Don't care

## 6.11.11 Port P4 (P4.0 to P4.3) Input/Output With Schmitt Trigger

Figure 6-12 shows the port diagram. Table 6-58 summarizes the selection of the pin function.



Figure 6-12. Port P4 (P4.0 to P4.3) Diagram



#### Table 6-58. Port P4 (P4.0 to P4.3) Pin Functions

| DIN NAME (D4 :-)         |   | FUNCTION                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CONTROL BITS AND SIGNALS <sup>(1)</sup>            |          |  |  |
|--------------------------|---|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------|--|--|
| PIN NAME (P4.X)          | х | FUNCTION                | P4DIR.x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P4SEL1.x                                           | P4SEL0.x |  |  |
|                          |   | P4.0 (I/O)              | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                  | 0        |  |  |
|                          |   | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                    |          |  |  |
|                          |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                  | 1        |  |  |
| 54.U/A8                  | 0 | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4                                                  | 0        |  |  |
| P4.0/A8 P4.1/A9 P4.2/A10 |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 0        |  |  |
|                          |   | A8 <sup>(2)</sup>       | X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P4SEL1.x                                           | 1        |  |  |
|                          |   | P4.1 (I/O)              | I: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                  | 0        |  |  |
|                          |   | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                  | 4        |  |  |
| P4.0/A8 P4.1/A9 P4.2/A10 |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U                                                  | 1        |  |  |
|                          | 1 | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 0        |  |  |
|                          |   | Internally tied to DVSS | P4DIR.x         P4SEL           I: 0; O: 1         0           0         0           1         0           0         1           1         0           0         0           1         0           1         0           1         0           1         0           1         0           0         0           1         0           1         0           1         0           0         0           1         0           0         0           1         0           0         0           1         0           0         0           1         0           0         0           1         1 | 1                                                  | 0        |  |  |
|                          |   | A9 <sup>(2)</sup>       | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P4SEL1.x  0  0  1  1  0  0  1  1  0  0  1  1  0  0 | 1        |  |  |
|                          |   | P4.2 (I/O)              | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                  | 0        |  |  |
|                          |   | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                  | 4        |  |  |
| 24.0/440                 | 2 | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                  | 1        |  |  |
| 24.2/A10                 | 2 | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P4SEL1.x  0  0  1  1  0  0  1  1  0  0  1  1  0  0 |          |  |  |
|                          |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 0        |  |  |
|                          |   | A10 <sup>(2)</sup>      | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 1        |  |  |
|                          |   | P4.3 (I/O)              | l: 0; O: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                  | 0        |  |  |
|                          |   | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                  | 4        |  |  |
| P4.0/A8 P4.1/A9 P4.2/A10 |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U                                                  | 1        |  |  |
|                          | 3 | N/A                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                  |          |  |  |
|                          |   | Internally tied to DVSS | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 0        |  |  |
|                          |   | A11 <sup>(2)</sup>      | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                  | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P4SEL1.x and P4SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

## 6.11.12 Port P4 (P4.4 to P4.7) Input/Output With Schmitt Trigger

Figure 6-13 shows the port diagram. Table 6-59 summarizes the selection of the pin function.



Figure 6-13. Port P4 (P4.4 to P4.7) Diagram



## Table 6-59. Port P4 (P4.4 to P4.7) Pin Functions

| DIN NAME (D4 v) |   | FUNCTION                | CONTRO     | OL BITS AND SIG                                                                       | SNALS <sup>(1)</sup> |
|-----------------|---|-------------------------|------------|---------------------------------------------------------------------------------------|----------------------|
| PIN NAME (P4.x) | X | FUNCTION                | P4DIR.x    | P4SEL1.x                                                                              | P4SEL0.x             |
|                 |   | P4.4 (I/O)              | I: 0; O: 1 | 0                                                                                     | 0                    |
|                 |   | TB0.CCI5B               | 0          |                                                                                       | 4                    |
| P4.4/TB0.5      | 4 | TB0.5                   | 1          | 0                                                                                     | 1                    |
|                 |   | N/A                     | 0          | 4                                                                                     | Х                    |
|                 |   | Internally tied to DVSS | 1          | l                                                                                     | ^                    |
|                 |   | P4.5 (I/O)              | I: 0; O: 1 | 0                                                                                     | 0                    |
|                 |   | N/A                     | 0          | 0                                                                                     | 1                    |
| P4.5            | 5 | Internally tied to DVSS | 1          | U                                                                                     |                      |
|                 |   | N/A                     | 0          | 1 0                                                                                   | Х                    |
|                 |   | Internally tied to DVSS | 1          |                                                                                       | ^                    |
|                 |   | P4.6 (I/O)              | I: 0; O: 1 | <del>-</del>                                                                          | 0                    |
|                 |   | N/A                     | 0          |                                                                                       | 4                    |
| P4.6            | 6 | Internally tied to DVSS | 1          | U                                                                                     | 1                    |
|                 |   | N/A                     | 0          | 4                                                                                     | Х                    |
|                 |   | Internally tied to DVSS | 1          | 0 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ^                    |
|                 |   | P4.7 (I/O)              | I: 0; O: 1 | 0                                                                                     | 0                    |
|                 |   | N/A                     | 0          | _                                                                                     | 4                    |
| P4.7            | 7 | Internally tied to DVSS | 1          |                                                                                       | 1                    |
|                 |   | N/A                     | 0          |                                                                                       |                      |
|                 |   | Internally tied to DVSS | 1          |                                                                                       | X                    |

<sup>(1)</sup> X = Don't care

## 6.11.13 Port PJ, PJ.4 and PJ.5 Input/Output With Schmitt Trigger

Figure 6-14 and Figure 6-15 show the port diagrams. Table 6-60 summarizes the selection of the pin function.



Figure 6-14. Port PJ (PJ.4) Diagram





Figure 6-15. Port PJ (PJ.5) Diagram



#### Table 6-60. Port PJ (PJ.4 and PJ.5) Pin Functions

| PIN NAME (PJ.x) |   | FUNCTION                         | CONTROL BITS AND SIGNALS <sup>(1)</sup> |                    |                    |          |          |                  |
|-----------------|---|----------------------------------|-----------------------------------------|--------------------|--------------------|----------|----------|------------------|
|                 | x |                                  | PJDIR.x                                 | PJSEL1.5           | PJSEL0.5           | PJSEL1.4 | PJSEL0.4 | LFXT<br>BYPASS   |
| PJ.4/LFXIN      |   | PJ.4 (I/O)                       | I: 0; O: 1                              | Х                  | Х                  | 0        | 0        | Х                |
|                 | 4 | N/A                              | 0                                       | Х                  | Х                  | 1        | Х        | Х                |
|                 |   | Internally tied to DVSS          | 1                                       |                    |                    |          |          |                  |
|                 |   | LFXIN crystal mode (2)           | Х                                       | Х                  | Х                  | 0        | 1        | 0                |
|                 |   | LFXIN bypass mode <sup>(2)</sup> | Х                                       | Х                  | Х                  | 0        | 1        | 1                |
| PJ.5/LFXOUT     | 5 | PJ.5 (I/O)                       | I: 0; O: 1                              | 0                  | 0                  | 0        | 0        | 0                |
|                 |   |                                  |                                         |                    |                    | 1        | Х        |                  |
|                 |   |                                  |                                         |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |
|                 |   | N/A                              | 0                                       | see <sup>(4)</sup> | see <sup>(4)</sup> | 0        | 0        | 0                |
|                 |   |                                  |                                         |                    |                    | 1        | Х        |                  |
|                 |   |                                  |                                         |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |
|                 |   | Internally tied to DVSS          | 1                                       | see <sup>(4)</sup> | see <sup>(4)</sup> | 0        | 0        | 0                |
|                 |   |                                  |                                         |                    |                    | 1        | Х        |                  |
|                 |   |                                  |                                         |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |
|                 |   | LFXOUT crystal mode (2)          | Х                                       | Х                  | Х                  | 0        | 1        | 0                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> If PJSEL1.4 = 0 and PJSEL0.4 = 1, the general-purpose I/O is disabled. When LFXTBYPASS = 0, PJ.4 and PJ.5 are configured for crystal operation and PJSEL1.5 and PJSEL0.5 are don't care. When LFXTBYPASS = 1, PJ.4 is configured for bypass operation and PJ.5 is configured as general-purpose I/O.

<sup>(3)</sup> When PJ.4 is configured in bypass mode, PJ.5 is configured as general-purpose I/O.

<sup>(4)</sup> If PJSEL0.5 = 1 or PJSEL1.5 = 1, the general-purpose I/O functionality is disabled. No input function is available. Configured as output, the pin is actively pulled to zero.



# 6.11.14 Port PJ (PJ.6 and PJ.7) Input/Output With Schmitt Trigger

Figure 6-16 and Figure 6-17 show the port diagrams. Table 6-61 summarizes the selection of the pin function.



Figure 6-16. Port PJ (PJ.6) Diagram



Figure 6-17. Port PJ (PJ.7) Diagram



#### Table 6-61. Port PJ (PJ.6 and PJ.7) Pin Functions

|                 |   |                           |            | СО       | NTROL BITS | AND SIGNAL | .S <sup>(1)</sup> |                  |
|-----------------|---|---------------------------|------------|----------|------------|------------|-------------------|------------------|
| PIN NAME (PJ.x) | x | FUNCTION                  | PJDIR.x    | PJSEL1.7 | PJSEL0.7   | PJSEL1.6   | PJSEL0.6          | HFXT<br>BYPASS   |
|                 |   | PJ.6 (I/O)                | I: 0; O: 1 | Х        | Х          | 0          | 0                 | Х                |
| PJ.6/HFXIN      |   | N/A                       | 0          | X        | Х          | 4          | Х                 | Х                |
|                 | 6 | Internally tied to DVSS   | 1          | \ \ \    | X          | 1          | X                 | ٨                |
|                 |   | HFXIN crystal mode (2)    | Х          | Х        | Х          | 0          | 1                 | 0                |
|                 |   | HFXIN bypass mode (2)     | Х          | Х        | Х          | 0          | 1                 | 1                |
|                 |   |                           |            |          |            | 0          | 0                 | 0                |
|                 |   | PJ.7 (I/O) <sup>(3)</sup> | I: 0; O: 1 | 0        | 0          | 1          | Х                 | 0                |
|                 |   |                           |            |          |            | Х          | Х                 | 1 <sup>(4)</sup> |
|                 |   |                           |            | see (3)  |            | 0          | 0                 | 0                |
| D L 7/LIEVOLIT  | 7 | N/A                       | 0          |          | see (3)    | 1          | Х                 | 0                |
| PJ.7/HFXOUT     | / |                           |            |          |            | Х          | Х                 | 1 <sup>(4)</sup> |
|                 |   |                           |            |          |            | 0          | 0                 | 0                |
|                 |   | Internally tied to DVSS   | 1          | see (3)  | see (3)    | 1          | Х                 | 0                |
|                 |   |                           |            |          |            | Х          | Х                 | 1 <sup>(4)</sup> |
|                 |   | HFXOUT crystal mode (2)   | Х          | Х        | Х          | 0          | 1                 | 0                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting PJSEL1.6 = 0 and PJSEL0.6 = 1 causes the general-purpose I/O to be disabled. When HFXTBYPASS = 0, PJ.6 and PJ.7 are configured for crystal operation and PJSEL1.6 and PJSEL0.7 are do not care. When HFXTBYPASS = 1, PJ.6 is configured for bypass operation, and PJ.7 is configured as general-purpose I/O.

<sup>(3)</sup> With PJSEL0.7 = 1 or PJSEL1.7 = 1 the general-purpose I/O functionality is disabled. No input function is available. When configured as output, the pin is actively pulled to zero.

<sup>(4)</sup> When PJ.6 is configured in bypass mode, PJ.7 is configured as general-purpose I/O.

# 6.11.15 Port PJ (PJ.0 to PJ.3) JTAG Pins TDO, TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger

Figure 6-18 shows the port diagram. Table 6-62 summarizes the selection of the pin function.



NOTE: Functional representation only.

Figure 6-18. Port PJ (PJ.0 to PJ.3) Diagram



#### Table 6-62. Port PJ (PJ.0 to PJ.3) Pin Functions

| DINI NIAME (D.L.)                    |   | FUNCTION                       |            | CONTROL BIT | S/ SIGNALS <sup>(1</sup> | )          |  |
|--------------------------------------|---|--------------------------------|------------|-------------|--------------------------|------------|--|
| PIN NAME (PJ.x)                      | X | FUNCTION                       | PJDIR.x    | PJSEL1.x    | PJSEL0.x                 | CEPDx (Cx) |  |
|                                      |   | PJ.0 (I/O) <sup>(2)</sup>      | I: 0; O: 1 | 0           | 0                        | 0          |  |
|                                      |   | TDO <sup>(3)</sup>             | X          | Х           | X                        | 0          |  |
|                                      |   | TB0OUTH                        | 0          | 0           | 1                        | 0          |  |
|                                      |   | SMCLK <sup>(4)</sup>           | 1          | U           | 1                        | U          |  |
| PJ.0/TDO/TB0OUTH/<br>SMCLK/SRSCG1/C6 | 0 | N/A                            | 0          | 1           | 0                        | 0          |  |
| SWIELT GITTES IN CO                  |   | CPU Status Register Bit SCG1   | 1          | •           | U                        | 0          |  |
|                                      |   | N/A                            | 0          | 1           | 1                        | 0          |  |
|                                      |   | Internally tied to DVSS        | 1          | 1           | 1                        | U          |  |
|                                      |   | C6 <sup>(5)</sup>              | X          | X           | X                        | 1          |  |
|                                      |   | PJ.1 (I/O) <sup>(2)</sup>      | I: 0; O: 1 | 0           | 0                        | 0          |  |
|                                      |   | TDI/TCLK <sup>(3)</sup> (6)    | X          | Х           | Х                        | 0          |  |
|                                      |   | N/A                            | 0          | 0           | 4                        | 0          |  |
|                                      |   | MCLK                           | 1          | 0           | 1                        | U          |  |
| PJ.1/TDI/TCLK/MCLK/<br>SRSCG0/C7     | 1 | N/A                            | 0          | 4           | 0                        | 0          |  |
| 0110000707                           |   | CPU Status Register Bit SCG0   | 1          | 1           | U                        | U          |  |
|                                      |   | N/A                            | 0          | 4           | 4                        | 0          |  |
|                                      |   | Internally tied to DVSS        | 1          | 1           | 1                        | 0          |  |
|                                      |   | C7 <sup>(5)</sup>              | X          | Х           | X                        | 1          |  |
|                                      |   | PJ.2 (I/O) <sup>(2)</sup>      | I: 0; O: 1 | 0           | 0                        | 0          |  |
|                                      |   | TMS <sup>(3) (6)</sup>         | X          | X           | X                        | 0          |  |
|                                      |   | N/A                            | 0          | 0           | 1                        | 0          |  |
|                                      |   | ACLK                           | 1          | U           | 1                        | U          |  |
| PJ.2/TMS/ACLK/<br>SROSCOFF/C8        | 2 | N/A                            | 0          | 1           | 0                        | 0          |  |
| 011000011700                         |   | CPU Status Register Bit OSCOFF | 1          | 1           | U                        | U          |  |
|                                      |   | N/A                            | 0          | 1           | 1                        | 0          |  |
|                                      |   | Internally tied to DVSS        | 1          |             | 1                        | U          |  |
|                                      |   | C8 <sup>(5)</sup>              | X          | Х           | Х                        | 1          |  |
|                                      |   | PJ.3 (I/O) <sup>(2)</sup>      | I: 0; O: 1 | 0           | 0                        | 0          |  |
|                                      |   | TCK <sup>(3)</sup> (6)         | X          | Х           | Х                        | 0          |  |
|                                      |   | N/A                            | 0          | 0           | 4                        | 0          |  |
|                                      |   | Internally tied to DVSS        | 1          | 0           | 1                        | 0          |  |
| PJ.3/TCK/SRCPUOFF/C9                 | 3 | N/A                            | 0          | 4           | 0                        | 0          |  |
|                                      |   | CPU Status Register Bit CPUOFF | 1          | 1           | 0                        | 0          |  |
|                                      |   | N/A                            | 0          | 4           | 4                        | 0          |  |
|                                      |   | Internally tied to DVSS        | 1          | 1           | 1                        | 0          |  |
|                                      |   | C9 <sup>(5)</sup>              | Х          | Х           | Х                        | 1          |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default condition

<sup>(3)</sup> The pin direction is controlled by the JTAG module. JTAG mode selection is made via the SYS module or by the Spy-Bi-Wire four-wire entry sequence. Neither PJSEL1.x and PJSEL0.x nor CEPDx bits have an effect in these cases.

<sup>(4)</sup> Do not use this pin as SMCLK output if the TB0OUTH functionality is used on any other pin. Select an alternative SMCLK output pin.

<sup>(5)</sup> Setting the CEPDx bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPDx bit.

<sup>(6)</sup> In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.



## 6.12 Device Descriptor (TLV)

Table 6-63 lists the Device IDs of the MSP430FR59xx(1) devices. Table 6-64 lists the contents of the device descriptor tag-length-value (TLV) structure for MSP430FR59xx(1) devices including AES.

Table 6-63. Device IDs

| DEVICE          | DEV    | ICE ID |  |  |
|-----------------|--------|--------|--|--|
| DEVICE          | 01A05h | 01A04h |  |  |
| MSP430FR5969(1) | 081h   | 069h   |  |  |
| MSP430FR5968    | 081h   | 068h   |  |  |
| MSP430FR5967    | 081h   | 067h   |  |  |
| MSP430FR5949    | 081h   | 061h   |  |  |
| MSP430FR5948    | 081h   | 060h   |  |  |
| MSP430FR5947(1) | 081h   | 05Fh   |  |  |
| MSP430FR5959    | 081h   | 065h   |  |  |
| MSP430FR5958    | 081h   | 064h   |  |  |
| MSP430FR5957    | 081h   | 063h   |  |  |

Table 6-64. Device Descriptor<sup>(1)</sup>

| DESCRIPTION |                   | MSP430FR59 | xx (UART BSL)   | MSP430FR59 | 9xx1 (I2C BSL)  |
|-------------|-------------------|------------|-----------------|------------|-----------------|
|             | DESCRIPTION       | ADDRESS    | VALUE           | ADDRESS    | VALUE           |
|             | Info length       | 01A00h     | 06h             | 01A00h     | 06h             |
|             | CRC length        | 01A01h     | 06h             | 01A01h     | 06h             |
|             | CRC value         | 01A02h     | Per unit        | 01A02h     | Per unit        |
| Info Block  | CRC value         | 01A03h     | Per unit        | 01A03h     | Per unit        |
| IIIIO DIOCK | Device ID         | 01A04h     | See Table 6-63. | 01A04h     | See Table 6-63. |
|             | Device ID         | 01A05h     | See Table 6-65. | 01A0411    | See Table 6-65. |
|             | Hardware revision | 01A06h     | Per unit        | 01A06h     | Per unit        |
|             | Firmware revision | 01A07h     | Per unit        | 01A07h     | Per unit        |
|             | Die record tag    | 01A08h     | 01A08h 08h      |            | 08h             |
|             | Die record length | 01A09h     | 0Ah             | 01A09h     | 0Ah             |
|             |                   | 01A0Ah     | Per unit        | 01A0Ah     | Per unit        |
|             | Lot/Wafer ID      | 01A0Bh     | Per unit        | 01A0Bh     | Per unit        |
|             | Lov water 1D      | 01A0Ch     | Per unit        | 01A0Ch     | Per unit        |
| Die Record  |                   | 01A0Dh     | Per unit        | 01A0Dh     | Per unit        |
| Die Record  | Die Verseitiere   | 01A0Eh     | Per unit        | 01A0Eh     | Per unit        |
|             | Die X position    | 01A0Fh     | Per unit        | 01A0Fh     | Per unit        |
|             | Die V position    | 01A10h     | Per unit        | 01A10h     | Per unit        |
|             | Die Y position    | 01A11h     | Per unit        | 01A11h     | Per unit        |
|             | Toot reculto      | 01A12h     | Per unit        | 01A12h     | Per unit        |
|             | Test results      | 01A13h     | Per unit        | 01A13h     | Per unit        |



## Table 6-64. Device Descriptor<sup>(1)</sup> (continued)

|                   | FOODIDTION               | MSP430FR59x | x (UART BSL) | MSP430FR593 | xx1 (I2C BSL) |
|-------------------|--------------------------|-------------|--------------|-------------|---------------|
| ט                 | ESCRIPTION               | ADDRESS     | VALUE        | ADDRESS     | VALUE         |
|                   | ADC12 calibration tag    | 01A14h      | 11h          | 01A14h      | 11h           |
|                   | ADC12 calibration length | 01A15h      | 10h          | 01A15h      | 10h           |
|                   | ADC f(2)                 | 01A16h      | Per unit     | 01A16h      | Per unit      |
|                   | ADC gain factor (2)      | 01A17h      | Per unit     | 01A17h      | Per unit      |
|                   | ADC offset (3)           | 01A18h      | Per unit     | 01A18h      | Per unit      |
|                   | ADC offset               | 01A19h      | Per unit     | 01A19h      | Per unit      |
|                   | ADC 1.2-V reference      | 01A1Ah      | Per unit     | 01A1Ah      | Per unit      |
| ADC12 Calibration | Temperature sensor 30°C  | 01A1Bh      | Per unit     | 01A1Bh      | Per unit      |
|                   | ADC 1.2-V reference      | 01A1Ch      | Per unit     | 01A1Ch      | Per unit      |
|                   | Temperature sensor 85°C  | 01A1Dh      | Per unit     | 01A1Dh      | Per unit      |
|                   | ADC 2.0-V reference      | 01A1Eh      | Per unit     | 01A1Eh      | Per unit      |
|                   | Temperature sensor 30°C  | 01A1Fh      | Per unit     | 01A1Fh      | Per unit      |
|                   | ADC 2.0-V reference      | 01A20h      | Per unit     | 01A20h      | Per unit      |
|                   | Temperature sensor 85°C  | 01A21h      | Per unit     | 01A21h      | Per unit      |
|                   | ADC 2.5-V reference      | 01A22h      | Per unit     | 01A22h      | Per unit      |
|                   | Temperature sensor 30°C  | 01A23h      | Per unit     | 01A23h      | Per unit      |
|                   | ADC 2.5-V reference      | 01A24h      | Per unit     | 01A24h      | Per unit      |
|                   | Temperature sensor 85°C  | 01A25h      | Per unit     | 01A25h      | Per unit      |
|                   | REF calibration tag      | 01A26h      | 12h          | 01A26h      | 12h           |
|                   | REF calibration length   | 01A27h      | 06h          | 01A27h      | 06h           |
|                   | DEE 4.2 \/ reference     | 01A28h      | Per unit     | 01A28h      | Per unit      |
| DEE Colibration   | REF 1.2-V reference      | 01A29h      | Per unit     | 01A29h      | Per unit      |
| REF Calibration   | DEE 2.0.1/ reference     | 01A2Ah      | Per unit     | 01A2Ah      | Per unit      |
|                   | REF 2.0-V reference      | 01A2Bh      | Per unit     | 01A2Bh      | Per unit      |
|                   | DEE 2 5 V reference      | 01A2Ch      | Per unit     | 01A2Ch      | Per unit      |
|                   | REF 2.5-V reference      | 01A2Dh      | Per unit     | 01A2Dh      | Per unit      |

<sup>(2)</sup> ADC gain: the gain correction factor is measured at room temperature using a 2.5-V external voltage reference without internal buffer (ADC12VRSEL=0x2, 0x4, or 0xE). Other settings (for example, using internal reference) can result in different correction factors.

<sup>(3)</sup> ADC offset: the offset correction factor is measured at room temperature using ADC12VRSEL= 0x2 or 0x4, an external reference, VR+ = external 2.5 V, VR- = AVSS.



#### Table 6-64. Device Descriptor<sup>(1)</sup> (continued)

| DESCRIPTION       |                                                 | MSP430FR59x | x (UART BSL) | MSP430FR59 | xx1 (I2C BSL) |
|-------------------|-------------------------------------------------|-------------|--------------|------------|---------------|
|                   | DESCRIPTION                                     | ADDRESS     | VALUE        | ADDRESS    | VALUE         |
|                   | 128-bit random number tag                       | 01A2Eh      | 15h          | 01A2Eh     | 15h           |
|                   | 128-bit random number tag  Random number length | 01A2Fh      | 10h          | 01A2Fh     | 10h           |
|                   |                                                 | 01A30h      | Per unit     | 01A30h     | Per unit      |
|                   |                                                 | 01A31h      | Per unit     | 01A31h     | Per unit      |
|                   |                                                 | 01A32h      | Per unit     | 01A32h     | Per unit      |
|                   |                                                 | 01A33h      | Per unit     | 01A33h     | Per unit      |
|                   |                                                 | 01A34h      | Per unit     | 01A34h     | Per unit      |
|                   |                                                 | 01A35h      | Per unit     | 01A35h     | Per unit      |
| Dandom Number     |                                                 | 01A36h      | Per unit     | 01A36h     | Per unit      |
| Random Number     | 128-bit random number <sup>(4)</sup>            | 01A37h      | Per unit     | 01A37h     | Per unit      |
|                   | 128-bit fandom number (*)                       | 01A38h      | Per unit     | 01A38h     | Per unit      |
|                   |                                                 | 01A39h      | Per unit     | 01A39h     | Per unit      |
|                   |                                                 | 01A3Ah      | Per unit     | 01A3Ah     | Per unit      |
|                   |                                                 | 01A3Bh      | Per unit     | 01A3Bh     | Per unit      |
|                   |                                                 | 01A3Ch      | Per unit     | 01A3Ch     | Per unit      |
|                   |                                                 | 01A3Dh      | Per unit     | 01A3Dh     | Per unit      |
|                   |                                                 | 01A3Eh      | Per unit     | 01A3Eh     | Per unit      |
|                   |                                                 | 01A3Fh      | Per unit     | 01A3Fh     | Per unit      |
|                   | BSL tag                                         | 01A40h      | 1Ch          | 01A40h     | 1Ch           |
| BSL Configuration | BSL length                                      | 01A41h      | 02h          | 01A41h     | 02h           |
| DOL Configuration | BSL Interface                                   | 01A42h      | 00h          | 01A42h     | 01h           |
|                   | BSL interface configuration                     | 01A43h      | 00h          | 01A43h     | 48h           |

<sup>(4) 128-</sup>bit random number: The random number is generated during production test using the CryptGenRandom() function from Microsoft<sup>®</sup>.

## 6.13 Identification

#### 6.13.1 Revision Identification

The device revision information is shown as part of the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see Section 8.4.

The hardware revision is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Hardware Revision" entries in Section 6.12.

#### 6.13.2 Device Identification

The device type can be identified from the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see Section 8.4.

A device identification value is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Device ID" entries in Section 6.12.

#### 6.13.3 JTAG Identification

Programming through the JTAG interface, including reading and identifying the JTAG ID, is described in detail in the MSP430 Programming With the JTAG Interface.



# 7 Applications, Implementation, and Layout

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 7.1 Device Connection and Layout Fundamentals

This section describes the recommended guidelines when designing with the MSP430. These guidelines ensure that the device has proper connections for powering, programming, debugging, and optimum analog performance.

# 7.1.1 Power Supply Decoupling and Bulk Capacitors

TI recommends connecting a combination of a 1-µF capacitor and a 100-nF low-ESR ceramic decoupling capacitor to each AVCC and DVCC pin. Higher-value capacitors may be used but can affect supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters). Additionally, TI recommends separated grounds with a single-point connection for better noise isolation from digital to analog circuits on the board and to achieve high analog accuracy.



Figure 7-1. Power Supply Decoupling

#### 7.1.2 External Oscillator

Depending on the device variant (see Section 3), the device can support a low-frequency crystal (32 kHz) on the LFXT pins, a high-frequency crystal on the HFXT pins, or both. External bypass capacitors for the crystal oscillator pins are required.

It is also possible to apply digital clock signals to the LFXIN and HFXIN input pins that meet the specifications of the respective oscillator if the appropriate LFXTBYPASS or HFXTBYPASS mode is selected. In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes. If the LFXIN and HFXIN are left unused, they must be terminated according to Section 4.4.

Figure 7-2 shows a typical connection diagram.



Figure 7-2. Typical Crystal Connection

See MSP430 32-kHz Crystal Oscillators for more information on selecting, testing, and designing a crystal oscillator with the MSP430 devices.

#### 7.1.3 JTAG

With the proper connections, the debugger and a hardware JTAG interface (such as the MSP-FET or MSP-FET430UIF) can be used to program and debug code on the target board. In addition, the connections also support the MSP-GANG production programmers, thus providing an easy way to program prototype boards, if desired. Figure 7-3 shows the connections between the 14-pin JTAG connector and the target device required to support in-system programming and debugging for 4-wire JTAG communication. Figure 7-4 shows the connections for 2-wire JTAG mode (Spy-Bi-Wire).

The connections for the MSP-FET and MSP-FET430UIF interface modules and the MSP-GANG are identical. Both can supply VCC to the target board (through pin 2). In addition, the MSP-FET and MSP-FET430UIF interface modules and MSP-GANG have a VCC sense feature that, if used, requires an alternate connection (pin 4 instead of pin 2). The VCC-sense feature senses the local VCC present on the target board (that is, a battery or other local power supply) and adjusts the output signals accordingly. Figure 7-3 and Figure 7-4 show a jumper block that supports both scenarios of supplying VCC to the target board. If this flexibility is not required, the desired VCC connections may be hard-wired to eliminate the jumper block. Pins 2 and 4 must not be connected at the same time.

For additional design information regarding the JTAG interface, see the MSP430 Hardware Tools User's Guide.





- A. If a local target power supply is used, make connection J1. If power from the debug or programming adapter is used, make connection J2.
- B. The upper limit for C1 is 2.2 nF when using current TI tools.

Figure 7-3. Signal Connections for 4-Wire JTAG Communication



- A. Make connection J1 if a local target power supply is used, or make connection J2 if the target is powered from the debug or programming adapter.
- The device RST/NMI/SBWTDIO pin is used in 2-wire mode for bidirectional communication with the device during JTAG access, and any capacitance that is attached to this signal may affect the ability to establish a connection with the device. The upper limit for C1 is 2.2 nF when using current TI tools.

Figure 7-4. Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire)

#### 7.1.4 Reset

The reset pin can be configured as a reset function (default) or as an NMI function in the Special Function Register (SFR), SFRRPCR.

In reset mode, the RST/NMI pin is active low, and a pulse applied to this pin that meets the reset timing specifications generates a BOR-type device reset.

Setting SYSNMI causes the RST/NMI pin to be configured as an external NMI source. The external NMI is edge sensitive, and its edge is selectable by SYSNMIIES. Setting the NMIIE enables the interrupt of the external NMI. When an external NMI event occurs, the NMIIFG is set.

The RST/NMI pin can have either a pullup or pulldown that is enabled or not. SYSRSTUP selects either pullup or pulldown, and SYSRSTRE causes the pullup (default) or pulldown to be enabled (default) or not. If the RST/NMI pin is unused, it is required either to select and enable the internal pullup or to connect an external 47-k $\Omega$  pullup resistor to the  $\overline{\text{RST}}/\text{NMI}$  pin with a 2.2-nF pulldown capacitor. The pulldown capacitor should not exceed 2.2 nF when using devices in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers. If JTAG or Spy-Bi-Wire access is not needed, up to a 10-nF pulldown capacitor may be used.

See the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide for more information on the referenced control registers and bits.

#### 7.1.5 Unused Pins

For details on the connection of unused pins, see Section 4.4.



#### 7.1.6 General Layout Recommendations

- Proper grounding and short traces for external crystal to reduce parasitic capacitance. See MSP430 32-kHz Crystal Oscillators for recommended layout guidelines.
- Proper bypass capacitors on DVCC, AVCC, and reference pins if used.
- Avoid routing any high-frequency signal close to an analog signal line. For example, keep digital switching signals such as PWM or JTAG signals away from the oscillator circuit.
- See Circuit Board Layout Techniques for a detailed description of PCB layout considerations. This
  document is written primarily about op amps, but the guidelines are generally applicable for all mixedsignal applications.
- Proper ESD level protection should be considered to protect the device from unintended high-voltage electrostatic discharge. See MSP430 System-Level ESD Considerations for guidelines.

#### 7.1.7 Do's and Don'ts

TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Section 5.1. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

## 7.2 Peripheral- and Interface-Specific Design Information

## 7.2.1 ADC12\_B Peripheral

## 7.2.1.1 Partial Schematic

Figure 7-5 shows the recommended decoupling circuit when an external voltage reference is used.



Figure 7-5. ADC12\_B Grounding and Noise Considerations

#### 7.2.1.2 Design Requirements

As with any high-resolution ADC, appropriate printed-circuit-board layout and grounding techniques should be followed to eliminate ground loops, unwanted parasitic effects, and noise.

Ground loops are formed when return current from the ADC flows through paths that are common with other analog or digital circuitry. If care is not taken, this current can generate small unwanted offset voltages that can add to or subtract from the reference or input voltages of the ADC. The general guidelines in Section 7.1.1 combined with the connections in Section 7.2.1.1 prevent this.

In addition to grounding, ripple and noise spikes on the power-supply lines that are caused by digital switching or switching power supplies can corrupt the conversion result. TI recommends a noise-free design using separate analog and digital ground planes with a single-point connection to achieve high accuracy.



Figure 7-5 shows the recommended decoupling circuit when an external voltage reference is used. The internal reference module has a maximum drive current as specified in the Reference module's  $I_{O(VREF+)}$  specification.

The reference voltage must be a stable voltage for accurate measurements. The capacitor values that are selected in the general guidelines filter out the high- and low-frequency ripple before the reference voltage enters the device. In this case, the  $10-\mu F$  capacitor is used to buffer the reference pin and filter any low-frequency ripple. A bypass capacitor of  $4.7 \ \mu F$  is used to filter out any high-frequency noise.

## 7.2.1.3 Detailed Design Procedure

For additional design information, see *Designing With the MSP430FR58xx*, *FR59xx*, *FR68xx*, *and FR69xx ADC*.

## 7.2.1.4 Layout Guidelines

Component that are shown in the partial schematic (see Figure 7-5) should be placed as close as possible to the respective device pins. Avoid long traces, because they add additional parasitic capacitance, inductance, and resistance on the signal.

Avoid routing analog input signals close to a high-frequency pin (for example, a high-frequency PWM), because the high-frequency switching can be coupled into the analog signal.

If differential mode is used for the ADC12\_B, the analog differential input signals must be routed closely together to minimize the effect of noise on the resulting signal.



# 8 Device and Documentation Support

## 8.1 Getting Started and Next Steps

For more information on the MSP430 family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

#### 8.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP430 MCU devices and support tools. Each MSP430 MCU commercial family member has one of three prefixes: MSP, PMS, or XMS (for example, MSP430FR59691). Texas Instruments recommends two of three possible prefix designators for its support tools: MSP and MSPX. These prefixes represent evolutionary stages of product development from engineering prototypes (with XMS for devices and MSPX for tools) through fully qualified production devices and tools (with MSP for devices and MSP for tools).

Device development evolutionary flow:

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

Support tool development evolutionary flow:

**MSPX** – Development-support product that has not yet completed Texas Instruments internal qualification testing.

**MSP** – Fully-qualified development-support product

XMS devices and MSPX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices and MSP development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZP) and temperature range (for example, T). Figure 8-1 provides a legend for reading the complete device name for any family member.



| Processor<br>Family                 | MSP = Mixed-Signal F<br>XMS = Experimental S                                                                                                                                                                             |                                                             |   |   |  |  |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---|---|--|--|--|--|--|--|--|--|--|
| MCU<br>Platform                     | 430 = TI's 16-bit MSP                                                                                                                                                                                                    | 430 = TI's 16-bit MSP430 Low-Power Microcontroller Platform |   |   |  |  |  |  |  |  |  |  |  |
| Device<br>Type                      | Memory Type<br>FR = FRAM                                                                                                                                                                                                 |                                                             |   |   |  |  |  |  |  |  |  |  |  |
| Series                              | FRAM 5 Series = Up t                                                                                                                                                                                                     | o 16 MHz                                                    |   |   |  |  |  |  |  |  |  |  |  |
| Feature<br>Set                      | First Digit: AES 9 = AES 8 = No AES 4 = DCO/IFXT, 14/12, 33/31  First Digit: AES 9 = 64 5 = DCO/IFXT, 14/12, 33/31 4 = DCO/IFXT, 14/12, 33/31 7 = 32  Third Digit: FRAM (KB) 9 = 64 1 = I <sup>2</sup> C No value = UART |                                                             |   |   |  |  |  |  |  |  |  |  |  |
| Optional:<br>Temperature<br>Range   | S = 0°C to 50°C<br>I = -40°C to 85°C<br>T = -40°C to 105°C                                                                                                                                                               |                                                             | • | • |  |  |  |  |  |  |  |  |  |
| Packaging                           | www.ti.com/packaging                                                                                                                                                                                                     | 9                                                           |   |   |  |  |  |  |  |  |  |  |  |
| Optional:<br>Distribution<br>Format | T = Small Reel<br>R = Large Reel<br>No Markings = Tube o                                                                                                                                                                 | or Tray                                                     |   |   |  |  |  |  |  |  |  |  |  |

NOTE: This figure does not represent a complete list of the available features and options, and it does not indicate that all of these features and options are available for a given device or family.

Figure 8-1. Device Nomenclature – Part Number Decoder



#### 8.3 Tools and Software

Table 8-1 lists the debug features supported by the MSP430FR59xx microcontrollers. See the *Code Composer Studio for MSP430 User's Guide* for details on the available features.

**Table 8-1. Hardware Features** 

| MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS<br>(N) | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | LPMx.5<br>DEBUGGING<br>SUPPORT | EnergyTrace++<br>TECHNOLOGY |  |
|------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|-----------------------------|--|
| MSP430Xv2              | Yes            | Yes            | 3                       | Yes                       | Yes              | No                 | No              | Yes                            | Yes                         |  |

EnergyTrace<sup>™</sup> technology is supported with Code Composer Studio version 6.0 and newer. EnergyTrace technology requires specialized debugger circuitry, which is supported with the second-generation onboard eZ-FET flash emulation tool and second-generation stand-alone MSP-FET JTAG emulator. See Advanced Debugging Using the Enhanced Emulation Module (EEM) With Code Composer Studio Version 6 and MSP430<sup>™</sup> Advanced Power Optimizations: ULP Advisor<sup>™</sup> and EnergyTrace<sup>™</sup> Technology for additional information.

#### **Design Kits and Evaluation Modules**

MSP430FR5969 LaunchPad™ Development Kit The MSP-EXP430FR5969 LaunchPad Development Kit is an easy-to-use microcontroller development board for the MSP430FR5969 MCU. It contains everything needed to start developing quickly on the MSP430FRxx FRAM platform, including onboard emulation for programming, debugging, and energy measurements.

# 48-pin Target Development Board and MSP-FET Programmer Bundle for MSP430FRxx FRAM MCUs

The MSP-FET430U48C is a powerful design kit for quick application development on the MSP microcontroller. It includes a USB debugging interface used to program and debug the MSP MCU in system through the JTAG interface or the pin-saving Spy-Bi-Wire (2-wire JTAG) protocol. The FRAM can be erased and programmed in seconds with only a few keystrokes, and because the MSP FRAM consumes very little power, no external supply is required.

MSP-TS430RGZ48C - 48-pin Target Development Board for MSP430FRxx FRAM MCUs The MSP-TS430RGZ48C is a stand-alone 48-pin ZIF socket target board used to program and debug the MSP430 MCU in system through the JTAG interface or the Spy-Bi-Wire (2-wire JTAG) protocol.

#### **Software**

- MSP430Ware MSP430Ware software is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 MCU design resources, MSP430Ware software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware software is available as a component of CCS or as a stand-alone package.
- MSP430FR59xx, MSP430FR58xx Code Examples C Code examples are available for every MSP device that configures each of the integrated peripherals for various application needs.
- FRAM Embedded Software Utilities for MSP Ultra-Low-Power Microcontrollers The TI FRAM Utilities software is designed to grow as a collection of embedded software utilities that leverage the ultra-low-power and virtually unlimited write endurance of FRAM. The utilities are available for MSP430FRxx FRAM microcontrollers and provide example code to help start application development.
- Capacitive Touch Software Library Free C libraries for enabling capacitive touch capabilities on MSP430 MCUs. The MSP430 MCU version of the library features several capacitive touch implementations including the RO and RC method.



- MSP Driver Library The abstracted API of MSP Driver Library provides easy-to-use function calls that free you from directly manipulating the bits and bytes of the MSP430 hardware. Thorough documentation is delivered through a helpful API Guide, which includes details on each function call and the recognized parameters. Developers can use Driver Library functions to write complete projects with minimal overhead.
- MSP EnergyTrace™ Technology EnergyTrace technology for MSP430 microcontrollers is an energy-based code analysis tool that measures and displays the energy profile of the application and helps to optimize it for ultra-low-power consumption.
- ULP (Ultra-Low Power) Advisor ULP Advisor™ software is a tool for guiding developers to write more efficient code to fully use the unique ultra-low-power features of MSP and MSP432 microcontrollers. Aimed at both experienced and new microcontroller developers, ULP Advisor checks your code against a thorough ULP checklist to help minimize the energy consumption of your application. At build time, ULP Advisor provides notifications and remarks to highlight areas of your code that can be further optimized for lower power.
- IEC60730 Software Package The IEC60730 MSP430 software package was developed to help customers comply with IEC 60730-1:2010 (Automatic Electrical Controls for Household and Similar Use Part 1: General Requirements) for up to Class B products, which includes home appliances, arc detectors, power converters, power tools, e-bikes, and many others. The IEC60730 MSP430 software package can be embedded in customer applications running on MSP430s to help simplify the customer's certification efforts of functional safety-compliant consumer devices to IEC 60730-1:2010 Class B.
- Fixed Point Math Library for MSP The MSP IQmath and Qmath Libraries are a collection of highly optimized and high-precision mathematical functions for C programmers to seamlessly port a floating-point algorithm into fixed-point code on MSP430 and MSP432 devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed, high accuracy, and ultra-low energy are critical. By using the IQmath and Qmath libraries, it is possible to achieve execution speeds considerably faster and energy consumption considerably lower than equivalent code written using floating-point math.
- Floating Point Math Library for MSP430 Continuing to innovate in the low-power and low-cost microcontroller space, TI provides MSPMATHLIB. Leveraging the intelligent peripherals of our devices, this floating-point math library of scalar functions that are up to 26 times faster than the standard MSP430 math functions. Mathlib is easy to integrate into your designs. This library is free and is integrated in both Code Composer Studio IDE and IAR Embedded Workbench IDE.

#### **Development Tools**

- Code Composer Studio™ Integrated Development Environment for MSP Microcontrollers

  Composer Studio (CCS) integrated development environment (IDE) supports all MSP microcontroller devices. CCS comprises a suite of embedded software utilities used to develop and debug embedded applications. CCS includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features.
- Command-Line Programmer MSP Flasher is an open-source shell-based interface for programming MSP microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP Flasher can download binary files (.txt or .hex) directly to the MSP microcontroller without an IDE.
- MSP MCU Programmer and Debugger The MSP-FET is a powerful emulation development tool often called a debug probe which lets users quickly begin application development on MSP low-power MCUs. Creating MCU software usually requires downloading the resulting binary program to the MSP device for validation and debugging.
- MSP-GANG Production Programmer The MSP Gang Programmer is an MSP430 or MSP432 device programmer that can program up to eight identical MSP430 or MSP432 flash or FRAM devices at the same time. The MSP Gang Programmer connects to a host PC using a standard RS-232 or USB connection and provides flexible programming options that let the user fully customize the process.



#### 8.4 Documentation Support

The following documents describe the MSP430FR59xx MCUs. Copies of these documents are available on the Internet at www.ti.com.

#### **Receiving Notification of Document Updates**

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (for links to product folders, see Section 8.5). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

#### **Errata**

MSP430FR5969 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR59691 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5968 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5967 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5959 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5958 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5957 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5949 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5948 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5947 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR59471 Device Erratasheet Describes the known exceptions to the functional specifications.

#### **User's Guides**

MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide Detailed description of all modules and peripherals available in this device family.

MSP430FR57xx, MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Bootloader (BSL)

The bootloader (BSL, formerly known as the bootstrap loader) provides a method to program memory during MSP430 MCU project development and updates. It can be activated by a utility that sends commands using a serial protocol. The BSL lets the user control the activity of the MSP430 and to exchange data using a personal computer or other device.

- MSP430 Programming With the JTAG Interface This document describes the functions that are required to erase, program, and verify the memory module of the MSP430 flash-based and FRAM-based microcontroller families using the JTAG communication port. In addition, it describes how to program the JTAG access security fuse that is available on all MSP430 devices. This document describes device access using both the standard 4-wire JTAG interface and the 2-wire JTAG interface, which is also referred to as Spy-Bi-Wire (SBW).
- MSP430 Hardware Tools User's Guide This manual describes the hardware of the TI MSP-FET430 Flash Emulation Tool (FET). The FET is the program development tool for the MSP430 ultra-low-power microcontroller. Both available interface types, the parallel port interface and the USB interface, are described.



#### **Application Reports**

- MSP430 FRAM Technology How To and Best Practices FRAM is a nonvolatile memory technology that behaves similar to SRAM while enabling a whole host of new applications, but also changing the way firmware should be designed. This application report outlines the how to and best practices of using FRAM technology in MSP430 from an embedded software development perspective. It discusses how to implement a memory layout according to application-specific code, constant, data space requirements, and the use of FRAM to optimize application energy consumption.
- MSP430 32-kHz Crystal Oscillators Selection of the right crystal, correct load circuit, and proper board layout are important for a stable crystal oscillator. This application report summarizes crystal oscillator function and explains the parameters to select the correct crystal for MSP430 ultra-low-power operation. In addition, hints and examples for correct board layout are given. The document also contains detailed information on the possible oscillator tests to ensure stable oscillator operation in mass production.
- MSP430 System-Level ESD Considerations System-Level ESD has become increasingly demanding with silicon technology scaling towards lower voltages and the need for designing cost-effective and ultra-low-power components. This application report addresses three different ESD topics to help board designers and OEMs understand and design robust system-level designs.

#### 8.5 Related Links

MSP430FR59471

Table 8-2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL TOOLS & SUPPORT &** PRODUCT FOLDER **PARTS ORDER NOW DOCUMENTS SOFTWARE** COMMUNITY MSP430FR5969 Click here Click here Click here Click here Click here MSP430FR59691 Click here Click here Click here Click here Click here MSP430FR5968 Click here Click here Click here Click here Click here MSP430FR5967 Click here Click here Click here Click here Click here MSP430FR5959 Click here Click here Click here Click here Click here MSP430FR5958 Click here Click here Click here Click here Click here Click here MSP430FR5957 Click here Click here Click here Click here MSP430FR5949 Click here Click here Click here Click here Click here MSP430FR5948 Click here Click here Click here Click here Click here MSP430FR5947 Click here Click here Click here Click here Click here

Click here

Click here

Table 8-2. Related Links

Click here

Click here

Click here



#### 8.6 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 8.7 Trademarks

EnergyTrace++, MSP430, EnergyTrace, LaunchPad, MSP430Ware, ULP Advisor, Code Composer Studio, E2E are trademarks of Texas Instruments.

Microsoft is a registered trademark of Microsoft Corporation.

All other trademarks are the property of their respective owners.

## 8.8 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.9 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

## 8.10 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

SLAS704F - OCTOBER 2012-REVISED MARCH 2017



www.ti.com

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





22-Apr-2015

## **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430FR59471IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR59471              | Samples |
| MSP430FR59471IRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR59471              | Samples |
| MSP430FR5947IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5947               | Samples |
| MSP430FR5947IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5947               | Sample  |
| MSP430FR5947IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5947               | Sample  |
| MSP430FR5947IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5947               | Sample  |
| MSP430FR5948IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5948               | Sample  |
| MSP430FR5948IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5948               | Sample  |
| MSP430FR5948IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5948               | Sample  |
| MSP430FR5948IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5948               | Sample  |
| MSP430FR5949IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5949               | Sample  |
| MSP430FR5949IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5949               | Sample  |
| MSP430FR5949IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5949               | Sample  |
| MSP430FR5949IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5949               | Sample  |
| MSP430FR5957IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5957               | Sample  |
| MSP430FR5957IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5957               | Sample  |
| MSP430FR5957IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5957               | Sample  |





www.ti.com

22-Apr-2015

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              |                    |      |                | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430FR5957IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5957         | Samples |
| MSP430FR5958IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5958         | Samples |
| MSP430FR5958IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5958         | Samples |
| MSP430FR5958IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5958         | Samples |
| MSP430FR5958IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5958         | Samples |
| MSP430FR5959IDA    | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5959         | Samples |
| MSP430FR5959IDAR   | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5959         | Samples |
| MSP430FR5959IRHAR  | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5959         | Samples |
| MSP430FR5959IRHAT  | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5959         | Samples |
| MSP430FR5967IRGZR  | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5967         | Samples |
| MSP430FR5967IRGZT  | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5967         | Samples |
| MSP430FR5968IRGZR  | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5968         | Samples |
| MSP430FR5968IRGZT  | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5968         | Samples |
| MSP430FR59691IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR59691        | Samples |
| MSP430FR59691IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR59691        | Samples |
| MSP430FR5969IRGZR  | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5969         | Samples |
| MSP430FR5969IRGZT  | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5969         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:



# PACKAGE OPTION ADDENDUM

22-Apr-2015

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Jul-2018

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR59471IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59471IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5947IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5947IRHAR  | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5947IRHAT  | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5948IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5948IRHAR  | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5948IRHAT  | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5949IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5949IRHAR  | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5949IRHAT  | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5957IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5957IRHAR  | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5957IRHAT  | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5958IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5958IRHAR  | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5958IRHAT  | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5959IDAR   | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Jul-2018

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR5959IRHAR  | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5959IRHAT  | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5967IRGZR  | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5967IRGZT  | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5968IRGZR  | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5968IRGZT  | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59691IRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59691IRGZT | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5969IRGZR  | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5969IRGZT  | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR59471IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR59471IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5947IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5947IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5947IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5948IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5948IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Jul-2018

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR5948IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5949IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5949IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5949IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5957IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5957IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5957IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5958IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5958IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5958IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5959IDAR   | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5959IRHAR  | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5959IRHAT  | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5967IRGZR  | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5967IRGZT  | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5968IRGZR  | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5968IRGZT  | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR59691IRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR59691IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5969IRGZR  | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5969IRGZT  | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# DA (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

38 PIN SHOWN



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- ⚠ Falls within JEDEC MO−153, except 30 pin body length.



# DA (R-PDSO-G38)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206354-3/Z 03/15

NOTE: All linear dimensions are in millimeters



# RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.