# cādence®

Hardware System Verification (HSV) Vertical Solutions Engineering (VSE)

DFI PHY 4.0
Palladium Memory Model
User Guide

**Document Version: 3.3** 

Document Date: July 2018

**Copyright** © 2014-2018 Cadence Design Systems, Inc. All rights reserved. Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission**: This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer**: Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights**: Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| LIST ( | OF FIGURES                                                                                                    | 4  |
|--------|---------------------------------------------------------------------------------------------------------------|----|
| LIST ( | OF TABLES                                                                                                     | 4  |
| GENE   | RAL INFORMATION                                                                                               | 5  |
| 1.1    | RELATED PUBLICATIONS                                                                                          | 5  |
|        | HY MODEL                                                                                                      |    |
|        |                                                                                                               |    |
| 1.     | INTRODUCTION                                                                                                  |    |
| 2.     | MODEL RELEASE LEVELS.                                                                                         |    |
| 3.     | DFI PHY Model Overview                                                                                        |    |
| 4.     | DFI PHY MODEL CONFIGURATION                                                                                   |    |
|        | 1 Overview of User adjustable Parameters and Non Adjustable Localparam                                        |    |
|        | 2 Optional Verilog Macro Defines                                                                              |    |
|        | 3 Setting Verilog Macros with Verilog define                                                                  |    |
|        | 4 Automatically Defined Verilog Macros                                                                        |    |
|        |                                                                                                               |    |
|        | 6 Parameter t_ctrl_delay 7 Parameter t_phy_wrdata                                                             |    |
|        | <del>-</del> '-                                                                                               |    |
|        | 8 Parameter t_wrlat_adj                                                                                       |    |
|        | 10 Adjusting the Relationship Between dfi_rddata_en and dfi_rddata_valid (t_phy                               |    |
|        | 10 Adjusting the Relationship Between dji_radata_en and dji_radata_valid (i_phy<br>11 Parameter mem data bits |    |
|        | 12 Parameter dfi addr bits                                                                                    |    |
|        | 13 Parameter dfi bank addr width                                                                              |    |
|        | 14 Parameter dfi bg addr width                                                                                |    |
|        | 15 Parameter dfi cid width                                                                                    |    |
|        | 16 Parameter dfi cs width                                                                                     |    |
|        | 17 Parameter mem ca bits                                                                                      |    |
|        | 18 Initialization of the PHY                                                                                  |    |
|        | 19 Modifying Timing Parameters at Runtime                                                                     |    |
|        | Model Block Diagram                                                                                           |    |
|        | 1 Interface of Memory Controller Port                                                                         |    |
|        | 2 Interface of Memory Device Port                                                                             |    |
|        | 3 Frequency Ratio and Port Suffixes                                                                           |    |
|        | 4 Example Instantiation of a DFI PHY model                                                                    |    |
| 6.     | PHASE 0/1 ALIGNMENT SPECIAL CASE                                                                              |    |
| 7.     | PHY REGISTER INTERFACE ON CADENCE DFI PHY                                                                     |    |
| 8.     | LIMITATIONS                                                                                                   |    |
| 9      | EMILATION                                                                                                     | 35 |
| 9      | 1 Manual Configuring of DDRx/LPDDRx                                                                           |    |
| 10.    | REVISION HISTORY                                                                                              | •  |
| ADDE   | NDIX A: PARAMETERS FOR A 1:2 FREQUENCY RATIO SYSTEM                                                           |    |
|        |                                                                                                               |    |
| 1      | · · · · · · · · · · · · · · · · · · ·                                                                         |    |
| 2      | <b>→</b> √ =                                                                                                  |    |
| 3      | /                                                                                                             |    |
| 4      |                                                                                                               |    |
| 5      | J .                                                                                                           |    |
| 6      | Example of finding start/end point of measuring                                                               | 48 |

# **List of Figures**

| Figure 1: Block Diagram of Controller, DFI PHY, and DDR3 Memory         | 9  |
|-------------------------------------------------------------------------|----|
| Figure 2: Clocking For a 1:2 Frequency Ratio System                     |    |
| Figure 3: Clocking For a 1:4 Frequency Ratio System                     |    |
| Figure 4: Parameter t_ctrl_delay Waveform                               | 17 |
| Figure 5: Parameter t_phy_wrdata Waveform                               |    |
| Figure 6: Parameter t_wrlat_adj Waveform                                | 20 |
| Figure 7: Parameter t_rddata_en_adj Waveform                            | 22 |
| Figure 8: Memory Controller Port to PHY Interface                       |    |
| Figure 9: DFI PHY to MMP DDRx/LPDDRx Interface                          |    |
| Figure 10: Example Instantiation of a DFI PHY Model Configured for DDR4 | 32 |
| Figure 11: Example Phase Adjustment for Read Operation                  | 34 |
| Figure 12: Clocking for 1:2 Frequency Ratio System                      |    |
| Figure 13: Parameter t_ctrl_delay Waveform in 1:2 System                | 42 |
| Figure 14: Parameter t_phy_wrdata Waveform in 1:2 System                |    |
| Figure 15: Parameter t_wrlat_adj Waveform in 1:2 System                 |    |
| Figure 16: Parameter t_rddata_en_adj Waveform in 1:2 System             | 47 |
| List of Tables                                                          |    |
| Table 1: DFI PHY Model User Adjustable Parameters Per Memory Model      | 10 |
| Table 2: Description of DFI PHY Model User Adjustable Parameters        |    |
| Table 3: DFI PHY Model Visible Localparams                              | 13 |
| Table 4: DFI PHY Optional Verilog Defines                               |    |
| Table 5: Clock Names in Different Environments.                         |    |
| Table 6: DFI PHY to MMP DDRx / LPDDRx Signal Connections Required       |    |
| Table 7: dfi freq ratio Input Port Settings                             |    |
| Table 8: Writeable Mode Register / Configuration Register Info          |    |
|                                                                         |    |

# **General Information**

The Cadence Memory Model Portfolio provides memory device models for the Cadence Palladium XP, Palladium XP II and Palladium Z1 series systems. Optimizing the acceleration and/or emulation flow on these platforms for MMP memory models may require information outside the scope of the MMP user guides and related MMP documentation.

#### 1.1 Related Publications

For basic information regarding emulation and acceleration, please refer to the following documents:

For Palladium XP and Palladium XP II:

UXE User Guide
UXE Library Developer's Guide
UXE Known Problems and Solutions
UXE Command Reference Manual
Palladium XP Planning and Installation Guide
Palladium Target System Developer's Guide
What's New in UXE

#### For Palladium Z1:

VXE User Guide
VXE Library Developer's Guide
VXE Known Problems and Solutions
VXE Command Reference Manual
Palladium Z1 Planning and Installation Guide
Palladium Target System Developer's Guide
What's New in VXE

# **DFI PHY Model**

#### 1. Introduction

The Cadence Palladium DFI PHY model and wrappers are based on the DFI 4.0 Specification (July 20, 2017).

The Palladium DFI PHY models are designed to work with Cadence Palladium memory models. They are not intended to be used for other forms of verification like simulation.

The models only support MC-initiated update. PHY-initiated update is not supported. The training interface is not supported. The models support several types (DDR/DDR2/DDR3/DDR4/Mobile DDR (LPDDR) /LPDDR2/LPDDR3/LPDDR4) of memory device models.

The model is configurable; it can be configured to meet a range of customer design requirements. Please follow the configuration instructions in the following sections of this User Guide.

#### 2. Model Release Levels

All models in the Memory Model Portfolio are graded with a release level. This release level informs users of the current maturity and status of the model. All families in the library are graded at one of these levels.

The different levels give an overall indication of the amount of testing, level of quality and feature availability in the model. For details on supported features check the User Guide for that particular model family.

There are three release levels for models in the MMP release.

| Release<br>Level      |    | Model Status                                                                                                                                                                                               | Available in Release | Listed in<br>Catalog | Requires<br>Beta<br>Agreement |
|-----------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------------------------|
| Mainstream<br>Release | MR | Fully released and available in the catalog for all customers to use.                                                                                                                                      | Yes                  | Yes                  | No                            |
| Emerging<br>Release   | ER | Model has successfully completed Beta engagement(s). Most, but not all features have been tested. Documentation is available.                                                                              | No                   | Yes                  | Yes                           |
| Initial<br>Release    | IR | Model has completed initial development and has been released to Beta customer(s). The model may have missing features, may not be fully tested and may not have documentation. Model may contain defects. | No                   | Yes                  | Yes                           |

Access to Initial Release and Emerging Release versions of the models will require a Beta Agreement to be signed before the model can be delivered.

#### 3. DFI PHY Model Overview

Almost all designs today contain high speed memory interfaces. These are now typically serviced by memory controller IP from a third party. The memory controller IP has two parts, the controller itself and the PHY. The DFI PHY protocol is an open PHY interface protocol that allows controllers and PHYs to interoperate.

Typically the implementation netlist of the PHY contains higher speed clocks, PLLs or DLLs, and other high speed PHY structures that are either problematic to compile for Palladium or impact the overall performance of the Palladium environment. The Cadence Palladium DFI PHY model is a generic, cycle accurate model that is intended to replace the implementation PHY in the customer's Palladium environment. This Palladium DFI PHY model allows customers to perform system level testing of their design including the memory controller interface. It is not intended to be used for memory controller or PHY verification.

The Palladium DFI PHY model is not based on any implementation PHY from Cadence or from other third parties.

It is strongly recommended that prior to starting to integrate the Palladium DFI PHY model the customer first become familiar with the DFI protocol and appropriate DDR memory protocols as well as reviewing in detail the simulation results of their DFI PHY simulation model.

The current structure for the MMP DFI PHY model comprises one protected netlist (\*.vp) for the core named dfiphy\_pd.vp and a set of 8 wrappers, one for each of the supported memory models (DDRx, LPDDRx) named dfiphy\_<model>.v, and from which the user should select that which is required.

The figure below (Figure 1: Block Diagram of Controller, DFI PHY, and DDR3 Memory) shows an overall block diagram of a controller and DFI PHY along with a two rank DDR3. The DDR3 is used as an example throughout this document to clarify interface and timing information.



Figure 1: Block Diagram of Controller, DFI PHY, and DDR3 Memory

#### 4. DFI PHY Model Configuration

All parameters and configurations of the DFI PHY model are controlled in the model using Verilog parameters or defines. The following sections provide an overview of the user adjustable parameters, the exposed localparams, and the Verilog defines and then treat each adjustable parameter and define in more detail. Some additional configuration information and signals in the model are exposed for debugging purposes. It is not an intent, however, of this section to describe all exposed information.

#### 4.1 Overview of User adjustable Parameters and Non Adjustable Localparam

The following tables provide details on the **user adjustable** parameters for the Palladium DFI PHY Memory Model. These parameters may be modified when instantiating a DFI PHY wrapper. Additional information about derived but non adjustable localparams that are exposed for debugging purposes is also considered below.

The wrappers for these memory models (DDRx, LPDDRx) vary as to which user adjustable parameters are required. Table 1: DFI PHY Model User Adjustable Parameters Per Memory Model shows which memory models require which user adjustable parameters.

Table 2: Description of DFI PHY Model User Adjustable **Parameters** lists and describes all of the parameters used by the Palladium DFI PHY model.

Additional description and critical details for these parameters are provided in user guide sections below these tables.

Table 1: DFI PHY Model User Adjustable Parameters Per Memory Model

| User Adjustable<br>Parameter | DDR | DDR2      | DDR3      | DDR4     | MOBILE<br>DDR | LPDDR2    | LPDDR3 | LPDDR4    |
|------------------------------|-----|-----------|-----------|----------|---------------|-----------|--------|-----------|
| t_ctrl_delay                 |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| t_phy_wrdata                 |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| t_wrlat_adj                  |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| t_rddata_en_adj              |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| mem_data_bits                |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| dfi_addr_bits                |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| dfi_bank_addr_width          |     |           |           | V        | $\sqrt{}$     |           |        |           |
| dfi_bg_addr_width            |     |           |           | V        |               |           |        |           |
| dfi_cid_width                |     |           |           | V        |               |           |        |           |
| dfi_cs_width                 |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| mem_ca_bits                  |     |           |           |          |               | V         |        | V         |
| t_shift_p1_adjust_delay      |     |           |           | V        | $\sqrt{}$     | V         |        | V         |
| t_shift_p1_adjust_delay      | V   | <b>√</b>  |           | <b>√</b> |               | √         | V      | $\sqrt{}$ |
| _wr                          |     |           |           |          |               |           |        |           |
| dfi_data_bit_enable          |     | $\sqrt{}$ | $\sqrt{}$ |          | $\sqrt{}$     | $\sqrt{}$ | V      | $\sqrt{}$ |

**Table 2: Description of DFI PHY Model User Adjustable Parameters** 

| User Adjustable Parameter  | Default                       | Description                                                                                                                                                                                                                             |
|----------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Osci Adjustable i arameter | Value                         | Description                                                                                                                                                                                                                             |
| t_ctrl_delay               | 2                             | Delay from DFI interface control to memory interface control, measured in DFI clock cycles                                                                                                                                              |
| t_phy_wrdata               | 1                             | Delay from wrdata_en assert until first wrdata value, measured in PHY clock cycles                                                                                                                                                      |
| t_wrlat_adj                | 0                             | Adjustment between PD model and DUT PHY write latency, measured in PHY clock cycles                                                                                                                                                     |
| t_rddata_en_adj            | 0                             | Adjustment between PD model and DUT PHY read latency, measured in PHY clock cycles                                                                                                                                                      |
| mem_data_bits              | 72                            | Memory device interface data bits                                                                                                                                                                                                       |
| dfi_addr_bits              | 12                            | Memory controller interface port address bits                                                                                                                                                                                           |
| dfi_bank_addr_width        | 3                             | Memory controller interface port bank address bits                                                                                                                                                                                      |
| dfi_bg_addr_width          | 2                             | Memory controller interface port bank group bits, required for DDR4                                                                                                                                                                     |
| dfi_cid_width              | 3                             | Memory controller interface port CID bits, required for DDR4                                                                                                                                                                            |
| dfi_cs_width               | 4                             | Memory controller interface port chip select signal bits                                                                                                                                                                                |
| mem_ca_bits                | 6                             | Memory device interface port command and address bits(used only for LPDDR2 / LPDDR3 / LPDDR4) See Section "Parameter mem ca bits"                                                                                                       |
| mem_data_byte_width        | 8                             | Width of a byte. Set to 4 when x4 data width                                                                                                                                                                                            |
| t_shift_p1_adjust_delay    | 3                             | Adjustment used when ADJUST_P1 define is set for read data path                                                                                                                                                                         |
| t_shift_p1_adjust_delay_wr | 3                             | Adjustment used when ADJUST_P1 define is set for write data path                                                                                                                                                                        |
| dfi_data_bit_enable        | {(mem_data_bits*2)<br>{1'b1}} | Valid data bits for data bus                                                                                                                                                                                                            |
| t_lp_resp                  | 7                             | Specifies the maximum number of DFI clock cycles after the assertion of the dfi_lp_ctrl_req or dfi_lp_data_req signal to the assertion of the dfi_lp_ack signal. Max value of this parameter is 7 and it is recommended to fix it to 7. |
| t_lp_wakeup                | 16                            | Specifies the <b>REAL</b> number of DFI clock cycles that the <b>dfi_lp_ack</b> signal remain asserted after the                                                                                                                        |

| de-assertion of the                          |  |
|----------------------------------------------|--|
| dfi_lp_ctrl_req or dfi_lp_data_req signal.1* |  |

Note 1: Since the wakeup time is fixed by parameter t\_lp\_wakeup, the value sent on port "dfi\_lp\_wakeup" only indicates maximum wakeup time. Cadence DFI model ignores the value on "dfi\_lp\_wakeup".

The following table lists some of the exposed localparams made visible for debug purposes and which are NOT user adjustable. Many of these localparams are derived from or dependent upon user adjustable parameters listed above.

**Table 3: DFI PHY Model Visible Localparams** 

| Localparam          | Default<br>Value | Description                                        |
|---------------------|------------------|----------------------------------------------------|
| 4 data mate data.   |                  | _ t_stal_stalay.                                   |
| t_data_path_delay   | 2                | = t_ctrl_delay                                     |
| t_ctrl_delay_max    | 16               | Max value of timing parameter t_ctrl_delay         |
| t_phy_wrdata_max    | 32               | Max value of timing parameter t_phy_wrdata         |
| t_wrlat_adj_max     | 32               | Max value of timing parameter t_wrlat_adj          |
| t_rddata_en_adj_max | 32               | Max value of timing parameter t_rddata_en_adj      |
| t_p1_adjust_max_wr  | 24               | Max value of timing parameter                      |
|                     |                  | t_shift_p1_adjust_delay                            |
| t_p1_adjust_max     | 24               | Max value of timing parameter                      |
|                     |                  | t_shift_p1_adjust_delay_wr                         |
| dfi_data_bits       | 144              | mem_data_bits*2                                    |
| dfi_num_bytes       | 2                | mem_num_bytes*2                                    |
| t rd en max         | 2*4+0+1 = 9      | Determine the max size of a delay buffer which is  |
|                     |                  | used to delay dfi_rddata_en; sets relevant shift   |
|                     |                  | register to the max length for 1:4 mode.           |
|                     |                  |                                                    |
|                     |                  | t_data_path_delay*4+t_rddata_en_adj+1;             |
| phy dbi mode        | 0                | Determines which device generates DBI and          |
|                     |                  | inverts the data; PD model only supports           |
|                     |                  | phy_dbi_mode=0(MC perform DBI operation)           |
| t phy wrdelay       | 0                | Delay for frequency ratio systems. In DFI 3.1 and  |
| _, ,_ ,             |                  | later this must always be 0. Not adjustable in DFI |
|                     |                  | PHY 4.0.                                           |
| For delay wr_en and |                  |                                                    |
| wrdata              |                  |                                                    |
| t_dq_max            | 2*4+0+0 = 8      | t_data_path_delay*4+t_wrlat_adj+t_phy_wrdelay      |
| t_dqoe_max          | 8+1 = 9          | t dq max+t phy wrdata                              |
| t dq                | 0+0 = 0          | t_wrlat_adj+t_phy_wrdelay                          |
| t_dqoe              | 0+1 = 1          | t_dq+t_phy_wrdata                                  |

Note that there may be additional exposed localparams and information in the model HDL that are not described here nor intended to be described here.

#### 4.2 Optional Verilog Macro Defines

The following table lists the optional Verilog macro defines the user may want to consider.

**Table 4: DFI PHY Optional Verilog Defines** 

| `define Macro Purpose                                                                                                                                 | Optional Verilog `define Values |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| DFI initialization sequence support; define when controller does not support initialization interface. See section "Initialization of the PHY"        | MMP_NO_DFI_INIT_START           |
| Phase alignment support; define to enable Palladium DFI PHY to handle phase alignment. See section "Phase 0/1 alignment special case"                 | MMP_DFI_ADJUST_P1               |
| Some users have a specific requirement to adjust tphy_rdlat. Before setting a value on tphy_rdlat, this user MUST define this macro. See section 3.10 | MMP_DFI_ADJUST_TPHY_RDLAT       |

#### 4.3 Setting Verilog Macros with Verilog `define

Configuration of the DFI PHY model supports several optional Verilog defines. The supported defines are shown in Table 5: DFI PHY Optional Verilog Defines.

A Verilog define requires that a condition/configuration be defined by passing a value to a Verilog `define macro with the correct string. This define operation should be located in the user's runtime script; there is no need for the user to modify the model code to effect this definition.

Below is an example of such a command for the irun flow where MMP\_DFI\_ADJUST\_P1 is the user's selected define value.:

```
irun -64bit -c -sv \
./dfiphy_pd.vp \
./dfiphy_ddr4.v \
./ddr4_pd.vp \
./tb_top.v
-define MMP_DFI_ADJUST_P1 \
.....
```

#### 4.4 Automatically Defined Verilog Macros

Each of the MMP DFI PHY wrappers defines a Verilog macro that sets the memory type and that macro definition is used in the DFI PHY core model. The user is not expected to need to be aware of this `define and should not modify it. The values are one of : MMP\_DFI\_DDR | MMP\_DFI\_DDR2 | MMP\_DFI\_DDR3 | MMP\_DFI\_DDR4 | MMP\_DFI\_MOBILE\_DDR | MMP\_DFI\_LPDDR2 | MMP\_DFI\_LPDDR3 | MMP\_DFI\_LPDDR4.

Verilog macros are in general compile order dependent, therefore users must either pay strict attention to following the compile order shown in section 8 "Emulation" OR take the approach of defining the Verilog macro using a command line compile definition.

#### 4.5 DFI Clocks

In the following sections that cover the timing parameter settings for the Palladium DFI PHY model, the time units used are either DFI clock or DFI PHY clock. DFI clock refers to the clock used for the DFI interface signals. DFI PHY clock refers to the memory interface signals and is used in specifying many timing parameters in DFI model. The names used in MMP DFI model, Denali DFI IP and spec are listed in the table below.

**Table 5: Clock Names in Different Environments** 

| DFI Specification | MMP DFI Model | Cadence DFI IP |
|-------------------|---------------|----------------|
| DFI clock         | DFI_CLK       | dfi_clk        |
| DFI PHY clock     | PHY_CLK       | clk            |

In a 1:1 frequency ratio system DFI clock and DFI PHY clock are the same frequency and phase aligned. In a 1:2 frequency ratio system DFI PHY clock is 2x faster than DFI clock and similarly in a 1:4 frequency ratio system DFI PHY clock is 4x faster than DFI clock. The figures below show clocking for a 1:2 frequency ratio system and a 1:4 frequency ratio system.



Figure 2: Clocking For a 1:2 Frequency Ratio System



Figure 3: Clocking For a 1:4 Frequency Ratio System

The parameter calculations in the directly following sections are for a 1:1 frequency ratio system that includes a DDR3 memory.

#### 4.6 Parameter t\_ctrl\_delay

This parameter defines the number of clock cycles delay through the DFI PHY for the control path signals in units of *DFI clock (DFI\_CLK)* cycles. This is described in Section 4.2 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012). The following waveform (Figure 4: Parameter t\_ctrl\_delay Waveform) shows t\_ctrl\_delay value of 3. As the delay is measured in DFI clocks and not *DFI PHY (PHY\_CLK)* clocks it is possible that t\_ctrl\_delay is a fraction of a *DFI clock (DFI\_CLK)*. In this case round the value up.



Figure 4: Parameter t\_ctrl\_delay Waveform

#### 4.7 Parameter t\_phy\_wrdata

This parameter defines the delay from the dfi\_wrdata\_en being asserted to the first valid data values on the dfi\_wrdata bus in units of *DFI PHY (PHY\_CLK)* clocks. This is described in Section 4.4 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012). The following waveform (Figure 5: Parameter t\_phy\_wrdata Waveform) shows a t\_phy\_wrdata value of 3 for a 1:1 frequency ratio system.

Note that when reviewing the simulation waveforms it is important to correctly determine when the first valid data occurs. It is possible that the controller can send valid data with the value of zero.



Figure 5: Parameter t\_phy\_wrdata Waveform

#### 4.8 Parameter t wrlat adj

This parameter is used to adjust the DFI PHY parameter t\_phy\_wrlat. The DFI PHY parameter t\_phy\_wrlat defines the number of *DFI PHY (PHY\_CLK)* clock cycles delay between the write command on the DFI interface and the assertion of the dfi\_wrdata\_en signal. This is described in Section 4.4 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012).

The Cadence Palladium DFI PHY model has an internal write latency itself, which varies based on protocol. This may need to be adjusted to match the latency of the users DFI PHY. The parameter t\_wrlat\_adj is used for this purpose. The internal write latency of the DFI PHY model is calculated as follows:

**Note:** WL above refers to the DDR or LPDDR memory Write Latency.

- Write Latency for DDR and Mobile\_DDR (LPDDR) is just the CL value (CAS Latency).
- Write Latency for DDR2 is defined as RL 1 (Read Latency -1) where read latency is the sum of the CL (CAS Latency) and AL (Additive Latency) i.e. RL=AL+CL.
- Write Latency for DDR3 is the sum of CWL (CAS Write Latency) and AL (Additive Latency) i.e. WL=AL + CWL.
- Write Latency for DDR4 is the sum of CL (CAS Latency) and AL (Additive Latency) and Parity Latency i.e. WL=AL + CWL + PL.
- For LPDDR2/3/4 WL is directly defined. The default value of tDQSS is 1 for LPDDR2/3; by default, the tDQSS=1 and tDQSS half=0 for LPDDR4.
- For DDR4 RDIMM, if the WL value from mode registers setting is not equal to the real WL from write operation, use the WL value from write operation for this formula calculation.

These latency settings are controlled by Mode Registers in the memory device and are set by the memory controller during initialization.

Please refer to JEDEC specification for more information.

The parameter t\_wrlat\_adj is the difference between the actual PHY t\_wrlat parameter and the Palladium DFI PHY model t\_wrlat parameter.

In the following waveform (Figure 6: Parameter t\_wrlat\_adj Waveform), showing DDR3, the WL is 5 (Green markers), the t\_phy\_wrdata is 1 (Red markers). From the waveform the t\_phy\_wrlat is 3 (Blue markers). Therefore the t\_wrlat\_adj is 1.

```
This example:

WL = 5

t_phy_wrdata = 1

t_pd_wrlat = WL - t_phy_wrdata = 5 - 1 = 4
```

 $t_wrlat_adj = t_pd_wrlat - t_phy_wrlat = 4 - 3 = 1$ 



Figure 6: Parameter t\_wrlat\_adj Waveform

#### 4.9 Parameter t rddata en adj

This parameter is used to adjust the DFI PHY parameter t\_rddata\_en. The DFI PHY parameter t\_rddata\_en defines the number of *DFI PHY (PHY\_CLK)* clock cycles delay between the read command on the DFI interface and the assertion of the dfi\_rddata\_en signal. This is described in Section 4.5 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012).

The Cadence Palladium DFI PHY model has an internal read latency itself, which varies based on protocol. This may need to be adjusted to match the latency of the users DFI PHY. The parameter t\_rddata\_en\_adj is used for this purpose. The internal read latency of the DFI PHY model is calculated as follows:

**Note:** The default value of t\_DQSCK in the Cadence Palladium LPDDR2/3 model is 1. By default, tDQSCK=1 and tDQSCK half=1 in LPDDR4 model.

**Note:** CL above refers to the DDR memory CAS Latency. Latency settings are controlled by Mode Registers in the memory device and are set by the memory controller during initialization. Please refer to JEDEC specification for more information.

**Note:** RL above refers to the DDR or LPDDR memory Read Latency.

- Read Latency for DDR and Mobile\_DDR (LPDDR) is just the CL value (CAS Latency).
- Read Latency for DDR2/3 is the sum of CL (CAS Latency) and AL (Additive Latency) i.e. RL=AL+CL.
- Read Latency for DDR4 is the sum of CL (CAS Latency) and AL (Additive Latency) and Parity Latency i.e. RL=AL+CL+PL.
- For LPDDR2/3/4 RL is directly defined.
- For DDR4 RDIMM, if the RL value from mode registers setting is not equal to the real RL from read operation, use the RL value from read operation for this formula calculation.

The parameter t\_rddata\_en\_adj is the difference between the actual PHY t\_rddata\_en parameter (t\_rddata\_en) and the Palladium DFI PHY model t\_pd\_rddata\_en parameter.

In the following waveform (Figure 7: Parameter t\_rddata\_en\_adj Waveform), showing DDR3, the RL is 7 (Blue markers). From the waveform the t\_rddata\_en is 6 (Red markers). Therefore the t\_rddata\_en\_adj is 1.



Figure 7: Parameter t\_rddata\_en\_adj Waveform

```
This example:
```

```
RL = 7
t_rddata_en = 6
t_pd_rddata_en = RL = 7
t_rddata_en_adj = t_pd_rddata_en = t_rddata_en = 7 - 6 = 1
```

# 4.10 Adjusting the Relationship Between dfi\_rddata\_en and dfi\_rddata\_valid (t\_phy\_rdlat)

The Palladium DFI PHY model does not provide a direct user controllable parameter for t\_phy\_rdlat by default. The DFI PHY model determines this latency based on other system parameters. The equation to calculate the relationship is shown below. The value of t\_phy\_rdlat here is based on DFI clock, not DFI PHY clock.

```
In 1:1 system
pd_t_phy_rdlat = t_ctrl_delay + t_rddata_en_adj + 3
In 1:2 system
pd_t_phy_rdlat = Floor ((1+t_ctrl_delay*2 + t_rddata_en_adj + 4)/2)
In 1:4 system
pd_t_phy_rdlat = Floor ((1+t_ctrl_delay*4 + t_rddata_en_adj + 8)/4)
```

Some users have the specific but rare requirement to adjust t\_phy\_rdlat and these users need the following steps to set a definite desired value for t\_phy\_rdlat:

- Step1 -- Define MMP\_DFI\_ADJUST\_TPHY\_RDLAT
- Step2 Use the keepNet option on xxx.dfiphy\_lpddr4.MMP\_DFIPHY.t\_phy\_rdlat\_reg during compilation
- Step3 Force xxx.dfiphy\_lpddr4.MMP\_DFIPHY.t\_phy\_rdlat\_reg

There is a limitation that the forced value CANNOT be less than pd\_t\_phy\_rdlat which is introduced above.

#### 4.11 Parameter mem data bits

This parameter is used to define the width of the memory interface data bus.

#### 4.12 Parameter dfi\_addr\_bits

This parameter is used to define the width of the DFI PHY interface address bus. If LPDDR2/3 is being used then this should be set to 20bits wide as the CA bus is DDR (double data rate) of 10bits. LPDDR4 uses a 6-bit SDR (single data rate) CA bus and consequently there is a direct mapping from CA[5:0] to dfi\_address[5:0]

#### 4.13 Parameter dfi\_bank\_addr\_width

This parameter is used to define the width of the DFI PHY interface bank bus and is only required for the DDRx models.

#### 4.14 Parameter dfi\_bg\_addr\_width

This parameter is used to define the width of the DFI PHY interface bank group bus. It is only required for model DDR4.

#### 4.15 Parameter dfi\_cid\_width

This parameter is used to define the width of the DFI PHY interface chip ID. The parameter is only required for DDR4.

#### 4.16 Parameter dfi cs width

This parameter is used to define the width of the DFI PHY chip select bus.

#### 4.17 Parameter mem ca bits

This parameter is used to define the width of the memory interface bus for LPDDR2/3/4 implementations. It is not used for DDRx models. This parameter should be set to 10bits for LPDDR2/3 and be set to 6bits for LPDDR4.

#### 4.18 Initialization of the PHY

The DFI PHY model does not support any dynamic PHY initialization or PHY register programming interfaces that are specific to the implementation and not part of the DFI specification.

Although the DFI model does not require any initialization it does support the DFI initialization sequence.

If the memory controller uses this interface then two interface pins, dfi\_init\_start and dfi\_init\_complete, can be connected between the DFI PHY model and the controller.

If the memory controller does not support this interface then tie off the dfi\_init\_start input to the DFI PHY model to zero and also set the define below in the model RTL .

```
`define MMP NO DFI INIT START
```

#### 4.19 Modifying Timing Parameters at Runtime

The following mechanism allows users to change the DFI PHY timing parameters at runtime without compiling the model again.

Step1. Users **must** add "keepNet" during compilation for all **SIX** of the parameters listed below. **Note that the registers shown below are named as "xxxx\_reg"**. For example:

```
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_ctrl_delay_reg }
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_phy_wrdata_reg }
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_wrlat_adj_reg }
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_rddata_en_adj_reg }
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_shift_p1_adjust_delay_reg }
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_shift_p1_adjust_delay_wr_reg }
```

Step 2. After download and during runtime use the "force" command to change the values of timing parameters. For example:

```
force TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_ctrl_delay_reg 2 force TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_phy_wrdata_reg 1 force TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_wrlat_adj_reg 2 force TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_rddata_en_adj_reg 2
```

Note: There is another timing parameter t\_phy\_rdlat which can also be changed during runtime. The ability to adjust this parameter is not needed by most users See section 3.10 for the details on this adjustment. For example:

```
keepNet -add {TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_phy_rdlat_reg } force TB.phy_mem0.phy_lpddr4.MMP_DFIPHY.t_phy_rdlat_reg 6
```

# 5. Model Block Diagram

#### **5.1 Interface of Memory Controller Port**

The interface of the Memory Controller Port to the PHY are shown below.

Users of DFIPHY 2.1 and 3.1 should note that the differences between these and 4.0 are very few. We recommend that this most recent model DFI PHY 4.0 be used going forward. These differences are as follows:

 Users moving from older DFI PHY specifications than v4.0 should notice that in DFI PHY v4.0 the dfi\_cs\_n signal was renamed to dfi\_cs for all memories. The polarity of the signal is defined by the polarity of the corresponding memory signal.  In DFI PHY v4.0, the dfi\_rddata\_dbi\_n signal is renamed dfi\_rddata\_dbi for all memories. The polarity of the signal is defined by the polarity of the corresponding memory signal.



- 1. Used by all DRAMs.
- 2. Optional suffix for frequency ratio systems.
- 3. Used with DDR4, DDR3, DDR2, DDR1 and LPDDR1 DRAMs.
- 4. Used with DDR4 DRAM only.
- 5. Used with DDR4, DDR3, DDR2 and LPDDR3 DRAMs.
- 6. Used with LPDDR2 DRAM only.
- 7. Dual-function signal. In DDR4 systems with write DBI enabled, the signal transforms from a mask to a write DBI signal.
- 8. Used with DDR4, DDR3, LPDDR3 and LPDDR2 DRAMs.
- 9. Used with DDR4, DDR3 and LPDDR3 DRAMs.
- 10. Used with LPDDR3 DRAMs only.
- 11. Used with DDR4 and DDR3 DRAMs.

Italicized text indicates that the phase/word/cycle is optional.

Figure 8: Memory Controller Port to PHY Interface

#### **5.2 Interface of Memory Device Port**

The interface between the DFI PHY and the MMP memory model – DDRx or LPDDRx — is shown below.



Figure 9: DFI PHY to MMP DDRx/LPDDRx Interface

The above diagram and the following table show the necessary groups of signals to connect between the DFI PHY model and the Cadence Palladium memory model. In the figure above there are common signals for all protocols, marked in GREEN, and other protocol-specific signals that are marked in BLUE and RED.

<sup>&</sup>lt;sup>1</sup> The DFI PHY 4.0 specification clearly indicates that dfi\_cs\_n is renamed to dfi\_cs for all the memories. But actually, even in its previous versions, the specifications did not clearly define the name of the output CS port of DFI which is connected to memory. MMP therefore named it MEM\_CS\_N. Since dfi\_cs\_n is renamed, we also renamed MEM\_CS\_N to MEM\_CS. However, on the right side of this figure, the signal is CS or CS\_N according to the memory type--only LPDDR4 uses CS, the other models use CS\_N. This label indicates that the CS/CS\_n signals sent by controller will not be reversed in the DFI PHY model. The DFI PHY just shifts the signals from controller.

Table 6: DFI PHY to MMP DDRx / LPDDRx Signal Connections Required

|                      | DDR       | DDR2       | DDR3      | DDR4      | MOBILE               | LPDD     | LPDDR    | LPDDR        |
|----------------------|-----------|------------|-----------|-----------|----------------------|----------|----------|--------------|
|                      |           |            | 22110     |           | DDR                  | R2       | 3        | 4            |
|                      |           | Ports I    | Between   | Controll  | er and PHY           |          |          |              |
| DFI_CLK              | $\sqrt{}$ | $\sqrt{}$  |           | V         | √                    | V        | V        | $\sqrt{}$    |
| PHY_CLK              | V         | $\sqrt{}$  | V         | V         | V                    | V        | V        |              |
| RST_N                | V         | <b>√</b>   | <b>V</b>  | V         | V                    | V        | <b>V</b> | $\sqrt{}$    |
| dfi_address_px       | V         | <b>√</b>   | <b>√</b>  | V         | V                    | V        |          | $\sqrt{}$    |
| dfi_bank_px          | V         | V          | V         | V         | V                    |          |          |              |
| dfi_ras_n_px         | V         | V          | V         | V         | V                    |          |          |              |
| dfi_cas_n_px         | V         | V          | V         | V         | V                    |          |          |              |
| dfi_we_n_px          | √<br>√    | V          | V         | V         | V                    |          |          |              |
| dfi_cs_px            | V         | V          | V         | V         | V                    | V        | V        | V            |
| dfi_act_n_px         | ,         | ,          | ,         | V         |                      |          | ,        | ,            |
| dfi_bg_px            |           |            |           | V         |                      |          |          |              |
| dfi_cid_px           |           |            |           | V         |                      |          |          |              |
| dfi_cke_px           | <b>√</b>  |            | V         | √<br>√    | V                    | V        | V        | V            |
| dfi_odt_px           | •         | V          | <b>√</b>  | 1         | <b>V</b>             | ,        | V        |              |
| dfi_reset_n_px       |           |            | √<br>√    | √<br>√    |                      |          |          | V            |
| dfi_wrdata_en_px     | <b>√</b>  |            | <b>√</b>  | √<br>√    | <b>√</b>             | <b>√</b> | V        | √<br>√       |
| dfi_wrdata_px        | √<br>√    | √<br>√     | √<br>√    | 1         | <b>√</b>             | <b>√</b> | V        | √<br>√       |
| dfi_wrdata_cs_n_px   | √<br>√    | √<br>√     | <b>√</b>  | √<br>√    |                      | <b>√</b> | 1        | V            |
| dfi_wrdata_mask_px   | <b>√</b>  | <b>√</b>   | <b>√</b>  | √<br>√    | <b>√</b>             | √<br>√   | 7        | V            |
| dfi_rddata_en_px     | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | 2/       | <del>ا</del> |
| dfi_rddata_wx        | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | V        | N<br>N       |
| dfi_rddata_cs_n_px   | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | N<br>N   | N<br>N       |
| dfi_rddata_valid_wx  | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | 2/       | <del>ا</del> |
| dfi_rddata_dbi_wx    | V         | · ·        | V         | √<br>√    | V                    | V        | ٧        | N<br>N       |
| dfi_ctrlupd_req      | <b>√</b>  |            | √         | √<br>√    | V                    | V        | 2/       | N<br>N       |
| dfi_ctrlupd_ack      | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | V        | N<br>N       |
| dfi_dram_clk_disable | √<br>√    | √<br>√     | √<br>√    | √<br>√    | 1                    | √<br>√   | 2/       | 2/           |
| dfi_freq_ratio       | 1         | √<br>√     | √<br>√    | √<br>√    | ν<br>                | 1        | N<br>N   | 2/           |
| dfi_init_complete    | √<br>√    | √<br>√     | √<br>√    | 2/        | N<br>N               | √<br>√   | 2/       | 2/           |
| dfi_init_start       | 1         | √<br>√     | √<br>√    | 2         | √<br>√               | 1        | 2        | N 2          |
| dfi_parity_in_px     | V         |            | \<br>√    | \ \ \ \ \ | 2/                   | √<br>√   | 2/       | 2/           |
| dfi_alert_n_ax       | V         | V          | V         | -1        | V                    | V        | V        | V            |
| dfi_lp_ctrl_req      | <b>√</b>  | 2/         | 2/        | \ \ \ \ \ | 2                    | 2        | 2/       | 2            |
| dfi_lp_data_req      | 1         | √<br>√     | √<br>√    | 1         | √<br>√               | √<br>√   | ν<br>    | 2            |
| dfi_lp_wakeup        | 1         | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | ν<br>    | ν<br>1       |
| dfi_lp_ack           | √<br>√    | 1          | √<br>√    | N al      | √<br>√               | √<br>√   | N<br>N   | √<br>√       |
| un_ip_ack            | V         | √<br>Porte | ,         | DHV an    | d Memory             | V        | 1        | V            |
| MEM_DQ               | 2/        | PORTS      | V         | n PHY an  | <b>a Memory</b><br>√ | ما       | 2/       | 2/           |
| MEM_DQS              | √<br>√    | √<br>√     | √<br>√    | √<br>√    | √<br>√               | √<br>√   | √<br>√   | √<br>√       |
| MEM_CK               | √<br>√    | √<br>√     | √<br>√    | \ \ \ \ \ | √<br>√               | √<br>√   | 1        | √<br>√       |
| MEM_CK_N             |           |            |           |           |                      |          | N<br>N   | 1            |
| MEM_CK_N             | 1         | √<br>√     | √         | √         | √<br>1               | √        | <b>V</b> | V            |
|                      | 1         | √<br>1     | 1         | √<br>1    | √<br>1               | √        | V        | √<br>1       |
| MEM_CS               | 1         | √<br>./    | √         | √<br>./   | √<br>                | √        | √<br>    | 1            |
| MEM_DM               | √<br>/    | √<br>/     | √<br>     | √<br>/    | V                    | √<br>    | √<br>/   | √<br>        |
| MEM_PAR              |           |            | $\sqrt{}$ |           | $\sqrt{}$            |          | √        | $\sqrt{}$    |

DFI PHY 4.0 Palladium Memory Model

| MEM_RESET_N |      | √        |   |           |   | $\sqrt{}$     |
|-------------|------|----------|---|-----------|---|---------------|
| MEM_ODT     |      | <b>√</b> |   |           |   |               |
| MEM_DQS_N   |      | <b>√</b> |   |           | V | <br>$\sqrt{}$ |
| MEM_RAS_N   | <br> | <b>√</b> |   | $\sqrt{}$ |   |               |
| MEM_BA      | <br> | <b>√</b> |   | $\sqrt{}$ |   |               |
| MEM_CAS_N   | <br> | <b>√</b> |   | $\sqrt{}$ |   |               |
| MEM_WE_N    | <br> | <b>√</b> |   | $\sqrt{}$ |   |               |
| MEM_ADDR    | <br> | <b>√</b> |   | $\sqrt{}$ |   |               |
| MEM_CA      |      |          |   |           | V | <br>$\sqrt{}$ |
| MEM_BG      |      |          |   |           |   |               |
| MEM_CID     |      |          |   |           |   |               |
| MEM_ACT_N   |      |          | √ |           |   |               |
| MEM_ALERT_N |      |          | √ |           |   |               |

#### 5.3 Frequency Ratio and Port Suffixes

The DFI model supports all freq ratios: 1:1, 1:2 and 1:4. The dfi\_freq\_ratio input port on the DFI PHY model must be statically set to the correct frequency ratio for the design. From the DFI specification this is encoded as shown in the table below (Table 8: dfi\_freq\_ratio Input Port Settings).

Table 7: dfi\_freq\_ratio Input Port Settings

| dfi_freq_ratio | MC:PHY frequency ratio |
|----------------|------------------------|
| 2'b00          | 1:1                    |
| 2'b01          | 1:2                    |
| 2'b10          | 1:4                    |
| 2'b11          | Reserved               |

The DFI model ports are named with the frequency ratio naming style, so all appropriate ports that are affected by freq\_ratio mode will have the \_p0, \_p1, \_p2 and \_p3 and \_w0, \_w1, \_w2 and w3 suffixes.

If a 1:1 frequency ratio is required then \_p0 and \_w0 ports should be connected to the memory controller.

For 1:2 systems \_p0, \_p1 and \_w0, \_w1 ports should be connected.

Finally, for 1:4 systems all four ports should be connected.

If the user's memory controller does not use the DFI specification naming convention and the memory controller uses freq ratio of 1:2 or 1:4, then some of the ports, like dfi\_wrdata and dfi\_rddata from the memory controller may be twice or four times as wide. In this case, the user should split the control and address signals into groups to connect to the appropriate \_p0 and \_p1 ports. For example, to connect dfi\_address to the DFI PHY model connect the lower half to dfi\_address\_p0 and the upper half to dfi\_address\_p1, and so on. See below.

#### 4.4 Example Instantiation of a DFI PHY model

The following (Figure 10: Example Instantiation of a DFI PHY Model Configured for DDR4) is an example of the instantiation of a DFI PHY model configured for DDR4 mode using freq ratio of 1:2.

```
// DDR PHY interface
dfiphy ddr4 #(
  ),
),
                                      ),
                                      ),
                                      ),
    shift_pl_adjust_uct...

DFI_0(
FI_CLK (MC_CLK
HY_CLK (PHY_CLK
(SYS_XRST
                                       )
  .DFI CLK
                                       ),
   .PHY CLK
                                       ),
   .RST N
  ),
                                       ), // Split Bank and other
                                     ), // Split bank and the ), // bused signals across ), // p0 and p1 ports.
  ),
                                      ),
                                       ),
   .dfi odt p0 ( 1'b0
                                       ),
```

```
( 1'b0
                                                                                ),
 .dfi_odt_p1
 .dfi_odt_p2
.dfi_odt_p3
.dfi_rate
                                     ( 1'b0
                                                                                ),

      .dfi_odt_p3
      (1'b0

      .dfi_reset_n_p0
      (s_dfi_reset_n[0]

      .dfi_reset_n_p1
      (s_dfi_reset_n[1]

      .dfi_reset_n_p2
      (1'b1

      .dfi_reset_n_p3
      (1'b1

      .dfi_cid_p0
      (3'b0

      .dfi_cid_p1
      (3'b0

      .dfi_cid_p2
      (3'b0

      .dfi_cid_p3
      (3'b0

      .dfi_alert_n_a0
      (dfi_alert_n[0]

      .dfi_alert_n_a1
      (dfi_alert_n[1]

      .dfi_alert_n_a3
      (dfi_alert_n[3]

                                     ( 1'b0
                                                                                ),
                                                                                ),
                                                                               ),
                                                                                ),
                                                                               ),
                                                                                ),
                                                                                ),
                                                                                ),
                                                                               ),
), // Leave unused PHY
                                                                                ), // outputs floating
 .dfi_rddata_dbi_w2
.dfi_rddata_en_p3
                                      ( 1'b0
                                                                                ),
 .dfi rddata w3
                                                                                ),
 .dfi_rddata_valid_w3
                                                                                ),
 .dfi rddata dbi w3
                                                                                ),
 .dfi_ctrlupd_req ( dfi ctrlupd req
 .dfi ctrlupd ack
                                      ( dfi ctrlupd ack
 .dfi_dram_clk_disable ( dfi_dram_clk_disable ),
 .dfi_init_complete ( dfi_init_complete ),
.dfi_init_start ( dfi_init_start ),
.dfi_freq_ratio ( 2'b01 ),
 .dfi lp ack
                                        ( dfi lp ack
                                                                                ),
 .dfi_parity_in ( dfi_parity_in
                                   ( dq[15:0]
 .MEM DQ
                                                                                ),
 .MEM DQS
                                      ( dqs[1:0]
                                                                                ),
 .MEM CK
                                        (clk
                                                                                ),
```

```
.MEM_CK_N (clk_n ),
.MEM_CKE (cke ),
.MEM_CS (cs_n ),
.PAR_IN (par_in ),
.MEM_RESET_N (reset_n ),
.MEM_DQS_N (dqs_n[1:0 ),
.MEM_BAS_N (ras_n ),
.MEM_BA (ba[2:0] ),
.MEM_BB (bg[1:0] ),
.MEM_CAS_N (cas_n ),
.MEM_CAS_N (cas_n ),
.MEM_CAS_N (cas_n ),
.MEM_WE_N (we_n ),
.MEM_ADDR (addr[13:0 ],
.MEM_DM (dm[1:0] ),
.MEM_DM (dm[1:0] ),
.MEM_DM (dm[1:0] ),
.MEM_DM (alert_n )
);
```

Figure 10: Example Instantiation of a DFI PHY Model Configured for DDR4

For the LPDDR2 and LPDDR3 DFI PHY models, the dfi\_address ports are 20 bits, where the lower 10 bits contain the rising edge CA value and the upper 10 bits contain the falling edge CA value. In a freq ratio 1:2 system where the controller has a single bus output, split this bus on the 20 bit boundary. For LPDDR4 DFI PHY model, the dfi\_address port is 6 bits. In a freq ratio 1:2 system the controller needs to send commands both on phase0 and phase1 to align with the SDR CA bus.

Note that the control signals dfi\_cas\_n\_pN, dfi\_ras\_pN and dfi\_we\_n\_pN signal widths are fixed to one. Similarly dfi\_rddata\_en\_pN and dfi\_wrdata\_en\_pN signal widths are also fixed to one. For the case where the controller supports multiple data slices the user should connect slice bit 0 from the controller dfi\_rddata\_en\_pN and dfi\_wrdata\_en\_pN ports to the equivalent ports on the PHY.

32

#### 6. Phase 0/1 alignment Special Case

In some PHY implementations a special case occurs for 1:2 frequency ratio systems where the PHY changes the t\_phy\_wrlat and t\_rddata\_en latencies to be different based on the phase of the command is issued. For example, the latency from a command on Phase 0 is '6' but the same latency is only '5' if the command is issued on Phase 1. This forces the dfi\_rddata\_valid for both phases and/or the dfi\_wrdata\_en for both phases to always be asserted together.

The user should first determine if this special case applies to their environment.

If the controller at hand is a Cadence controller, then this situation does not apply and no phase adjustment is needed. Let us look at an example for read data to understand why. If a user sets t\_rddata\_en=6 with a Cadence controller, the latency between command (control signals) and t\_rddata\_en on both phases is the same value. So, whenever the user sends a read command on phase0 or on phase1, the model uses that same value to derive the related parameters. Therefore, the user should input the latency value in parameter calculations *as is*.

If controller is unknown or not a Cadence controller, then first measure the read and write latencies to see if each is the same value on phase0 and phase1. If the read latency is the same for phase0 and phase1 and the write latency is the same for phase0 and phase1, then use the read and write latency values in parameter calculations with no modification. If, however, either or both the read and write latencies on phase0 and phase1 are not the same, then configure the Palladium DFI PHY model to handle the case as follows:

- Use the phase0 read & write latency values in parameter calculations detailed above
- Set Verilog macro MMP\_DFI\_ADJUST\_P1
- Set the corresponding special t\_shift\_p1\_adjust\_delay and/or t\_shift\_p1\_adjust\_delay\_wr parameter(s).

As outlined above, the following Verilog macro should be defined to enable the phase adjust functionality. Note that this Verilog macro was named ADUST P1 in older DFI PHY models.

```
`define MMP DFI ADJUST P1
```

In order to support the phase adjust capability in the Palladium DFI PHY model, up to two additional parameters are required. These parameters are not part of the DFI specification. The parameters—*t\_shift\_p1\_adjust\_delay* and *t\_shift\_p1\_adjust\_delay\_wr*—need to be set to align the enable and data signals for the reads and writes, respectively, when the MMP\_DFI\_ADJUST\_P1 mode is required. In some cases the enable and data signals for only one operation—read or write—requires adjustment. The equations for these parameters are shown below.

```
t_shift_p1_adjust_delay = t_rddata_en - 2;
t shift p1 adjust delay wr = t phy wrlat - 1;
```

33



Figure 11: Example Phase Adjustment for Read Operation

# 7. PHY Register Interface on Cadence DFI PHY

If the Palladium DFI PHY model is being used to replace the Cadence implementation DFI PHY on a customer design that is also using the Cadence memory controller IP then the PHY register interface needs to be tied off to avoid the memory controller waiting on the PHY update sequence and stalling completion of the initialization sequence.

To disable this interface the input port on the memory controller the signal phy\_reg\_command\_ready needs to be tied high.

#### 8. Limitations

- 1. DFI\_CLK and PHY\_CLK must be phase aligned on rising edge.
- All DFI port signals from MC are required to be driven by registers referenced to a rising edge of the DFI clock and no delay.
- 3. The models only support MC-initiated update.
- 4. PHY-initiated update is not supported.
- 5. The training interface is not supported.
- 6. Signal "dfi data dnv wN" for LPDDR2/3/4 is not supported.
- 7. Any PHY implementation specific interfaces are not supported.

#### 9. Emulation

The Cadence Palladium DFI PHY models should only be used with Cadence Palladium memory device models.

The model is provided as protected RTL file(s). The files need to be synthesized prior to compiling for Palladium. An example of the command for compilation (including synthesis) and run of this model in IXCOM flow is shown below:

The scripts below show two examples for Palladium classic ICE synthesis:

```
1)
  hdlInputFile -add dfiphy lpddr4.v
```

```
hdlInputFile -add dfiphy pd.vp +define+MMP NO DFI INIT START
 hdlInputFile -add lpddr4 pd.vp
 hdlInputFile -add <user_top_level_model>.v
 hdlImport -full -2001 -1 qtref
 hdlOutputFile -add -f Verilog <user top level model>.vg
 hdlSynthesize -memory -keepRtlSymbol -keepAllFlipFlop <user top level model>
2)
             dfiphy lpddr4.v \
 vavlog
             dfiphy pd.vp \
             lpddr4 pd.vp \
             <user top level model>.v \
             -define MMP NO DFI INIT START \
 vaelab
             -keepRtlSymbol -keepAllFlipFlop -outputVlog
 <user top level model>.vg <user top level model>
```

#### Manual Configuring of this MMP Model Family

This MMP model supports manual configuration by accompanying the model mode register or configuration register declarations with synthesis directives, such as keep\_net directives, that instruct the compiler to ensure that the relevant nets remain available for runtime forcing. For a general description of this support please see the user guide in the MMP release with path and filename docs/MMP\_FAQ\_for\_All\_Models.pdf.

While MMP strongly recommends following protocol-based commands to configure MMP models, MMP recognizes that the design test environment may desire to trade off the risks inherent in streamlining or circumventing the initialization sequence part of the protocol in order to better support some testing environments.

The following table lists the internal register path and naming along with the specification or datasheet naming for model mode registers or configuration registers that are accompanied by keep\_net synthesis directives in support of such manual configuration. ONLY writeable configuration registers or fields are supported thusly. Please read the relevant datasheet for details about individual register behavior and mapping to fields.

| Table 8: Writeable Mode Register / Configuration Register Info |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

| Hierarchical RTL Naming for Writeable Configuration Related Registers & Signals | Specification or Vendor Datasheet Naming for Configuration Related Registers | Access |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------|
| <model_name>.t_ctrl_delay_reg</model_name>                                      | the register of parameter t_ctrl_delay                                       |        |
| <model_name>.t_phy_wrdata_reg</model_name>                                      | the register of parameter t_phy_wrdata                                       |        |
| <model_name>.t_wrlat_adj_reg</model_name>                                       | the register of parameter t_wrlat_adj                                        |        |
| <model_name>.t_rddata_en_adj_reg</model_name>                                   | the register of parameter t_rddata_en_adj                                    |        |

| <pre><model_name>.t_shift_p1_adjust_dela</model_name></pre> | the register of parameter             |  |
|-------------------------------------------------------------|---------------------------------------|--|
| y_reg                                                       | t_shift_p1_adjust_delay               |  |
| <pre><model_name>.t_shift_p1_adjust_dela</model_name></pre> | the register of parameter             |  |
| y_wr_reg                                                    | t_shift_p1_adjust_delay_wr            |  |
| <model_name>.t_phy_rdlat_reg</model_name>                   | the register of parameter t_phy_rdlat |  |

## 10. Revision History

The following table shows the revision history for this document

| Date           | Version | Revision                                                                                                                                                                                                                                                                                                 |  |
|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| June 2014      | 1.0     | Initial release – Copied over from DFI 3.1 User Guide (v1.3) and updated                                                                                                                                                                                                                                 |  |
| July 2014      | 1.1     | Separate defines & params in table; add info re defines. Repaired doc property title.                                                                                                                                                                                                                    |  |
| July 2014      | 1.2     | Modify the description of parameters, delete some parameters                                                                                                                                                                                                                                             |  |
| September 2014 | 1.3     | Remove version from UG file name. Update user guide for merging to one model with multiple wrappers.                                                                                                                                                                                                     |  |
| October 2014   | 1.4     | Added ADJUST_P1 timing parameter explanation                                                                                                                                                                                                                                                             |  |
| November 2014  | 1.5     | Updated wrlat timing diagram. Update related publications list.                                                                                                                                                                                                                                          |  |
| March 2015     | 1.6     | Remove beta watermark; move model to MR level                                                                                                                                                                                                                                                            |  |
| May 2015       | 1.7     | Significant updates to parameter calculation sections. Removed t_phy_wrdelay; parameter not relevant to 4.0. Added 1:2 frequency ratio parameter section. Revised Phase Adjust Special case section. Added section "Adjusting the Relationship Between dfi redata on and dfi redata valid (t_phy_relat)" |  |
| June 2015      | 1.8     | dfi_rddata_en and dfi_rddata_valid (t_phy_rdlat)"  Delete the verbiage about memory type macro defines, now they                                                                                                                                                                                         |  |
| 0411C 2010     | 1.0     | are already individually defined in the RTL wrappers.                                                                                                                                                                                                                                                    |  |
| July 2015      | 1.9     | Update Cadence naming on front page                                                                                                                                                                                                                                                                      |  |
| September 2015 | 1.10    | Modify compile notes to reflect *.vp as sole model format                                                                                                                                                                                                                                                |  |
| December 2015  | 2.0     | Add new mechanism for users to change timing parameters at runtime without re-compiling                                                                                                                                                                                                                  |  |
| December 2015  | 2.1     | Ports modification: replace dfi_lp_req withdfi_lp_ctrl_req and dfi_lp_data_req, diagram update Instance parameter fix: delete mem_data_byte_width Clarify section titled "Example of finding start/end point of measuring" at end of Appendix A.                                                         |  |
| January 2016   | 2.2     | Update for Palladium-Z1 and VXE Remove abandoned ports "dfi_parity_error" and "ERR_OUT_N" according to standard specification.                                                                                                                                                                           |  |
| January 2016   | 2.3     | Add description and suggestion on memory type Verilog macro define and correct compile order in examples.                                                                                                                                                                                                |  |
| March 2016     | 2.4     | Document support for specific tphy_rdlat adjustment                                                                                                                                                                                                                                                      |  |
| July 2016      | 2.5     | Remove hyphen in Palladium naming. Updated t_wrlat_adj and t_rddata_en_adj calculation instructions to include extra cycle for DDR4 RDIMM.                                                                                                                                                               |  |
| December 2016  | 2.6     | Add "Manual Configuring of DDRx/LPDDRx" section                                                                                                                                                                                                                                                          |  |
| January 2017   | 2.7     | Correct the t_pd_rddata_en calculation for LPDDR4. Correct and clarify WL/RL info for DDR2/3.                                                                                                                                                                                                            |  |
| March 2017     | 2.8     | Add parameter t_lp_resp and t_lp_wakeup for DFI low power handshaking Change mem_data_byte_width to parameter for user adjustable                                                                                                                                                                        |  |
| October 2017   | 2.9     | Update macro name MMP_NO_DFI_INIT_START Update timing pipeline depth to a larger value                                                                                                                                                                                                                   |  |
| January 2018   | 3.0     | Modify header and footer Update to DFI4.0 specification                                                                                                                                                                                                                                                  |  |
| April 2018     | 3.1     | Update the formula for DDR4 RDIMM timing calculation Update the instance name in forcing example                                                                                                                                                                                                         |  |
| June 2018      | 3.2     | Add section for Manual configuration                                                                                                                                                                                                                                                                     |  |
| - · · ·        |         | <u> </u>                                                                                                                                                                                                                                                                                                 |  |

| , | July 2018 | 3.3 | Update for new utility library |
|---|-----------|-----|--------------------------------|

39

# APPENDIX A: Parameters For A 1:2 Frequency Ratio System

For general information about DFI PHY clocking see section "DFI Clocks". In a 1:2 frequency ratio system DFI PHY clock is 2x faster than DFI clock. The figure below shows the primary clocks in a 1:2 frequency ratio system.



Figure 12: Clocking for 1:2 Frequency Ratio System

The following sections show example timing diagrams for calculating parameters for a 1:2 frequency ratio system with a MMP DFI PHY + DDR3.

In a 1:2 MC to PHY frequency ratio system, the valid dfi control information is clock phase dependent.

The Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012) defines commands for a frequency ratio system in a vectored format where the control signal interface signals (write data interface and read data enable signals) are suffixed with "\_pN" where N is the phase number. So, one sees, for a 1:2 frequency ratio system, instead of a single dfi\_cs signal, 2 signals: dfi\_cs\_p0 and dfi\_cs\_p1. The dfi\_s\_p0 information is the only valid chip select information during phase0 (dfi clock signal is high) of the dfi clock; likewise, the dfi\_cs\_p1 information is the only valid chip select information during phase1 (dfi clock signal is low) of the dfi clock. In order to develop a complete picture of the signal behavior one must merge, or account for, the behavior in both phases. The following diagrams attempt to show when and how the phase information is accounted for.

#### 1. Parameter t\_ctrl\_delay

This parameter defines the number of clock cycles delay through the DFI PHY for the control path signals in units of *DFI clock (DFI\_CLK)* cycles. This is in Section 4.2 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012).

The following waveform shows t\_ctrl\_delay value of 3 for a 1:2 frequency ratio system. As the delay is measured in DFI clock (DFI\_CLK) cycles and not *DFI PHY (PHY\_CLK)* clocks it is possible that t\_ctrl\_delay is a fraction of a *DFI clock (DFI\_CLK)*. In this case, round the value up.

Note that because t\_ctrl\_delay is measured in terms of DFI\_CLK clock signal it is therefore unaffected by the phases of a 1:2 or 1:4 system.

Phase information: In the waveform below, phase information must be accounted for properly. For example, the dfi\_cs\_p0 is high in the phase 0 and phase 1 of the write command while dfi\_cs\_p1 is low, therefore the corresponding signal on the memory device side, MEM\_CS\_N, is high in phase 0 of the write command (\*\_p0 dfi signals valid during phase 0; \*\_p1 dfi signals NOT valid during phase 0) but low in phase 1 of the write command (\*\_p0 dfi signals NOT valid during phase 0; only \*\_p1 dfi signals valid during phase1).



Figure 13: Parameter t\_ctrl\_delay Waveform in 1:2 System

42

#### 2. Parameter t\_phy\_wrdata

This parameter defines the delay from the dfi\_wrdata\_en being asserted to the first valid data values on the dfi\_wrdata bus in units of *DFI PHY (PHY\_CLK)* clocks. This is described in Section 4.4 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012). The following waveform (Figure 13: Parameter t\_phy\_wrdata Waveform in 1:2 System) shows a t\_phy\_wrdata value of 3 for a 1:2 frequency ratio system.

Note that when reviewing the simulation waveforms it is important to correctly determine when the first valid data occurs. It is possible that the controller can send valid data with the value of zero.

This example shows a write data enable starting on Phase 1 and therefore the measurement is made from the phase 1 point within the cycle. Similarly, the write data is first active on Phase 0 and so the measurement is made from the phase 0 point within the cycle.



Figure 14: Parameter t\_phy\_wrdata Waveform in 1:2 System

#### 3. Parameter t\_wrlat\_adj

This parameter is used to adjust the DFI PHY parameter t\_phy\_wrlat. The DFI PHY parameter t\_phy\_wrlat defines the number of *DFI PHY (PHY\_CLK)* clock cycles delay between the write command on the DFI interface and the assertion of the dfi\_wrdata\_en signal. This is described in Section 4.4 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012).

The Cadence Palladium DFI PHY model has an internal write latency itself, which varies based on protocol. This may need to be adjusted to match the latency of the users DFI PHY. The parameter t\_wrlat\_adj is used for this purpose. The internal write latency of the DFI PHY model is calculated as follows:

**Note:** WL above refers to the DDR or LPDDR memory Write Latency.

- Write Latency for DDR and Mobile\_DDR (LPDDR) is just the CL value (CAS Latency).
- Write Latency for DDR2 is defined as RL 1 (Read Latency -1) where read latency is the sum of the CL (CAS Latency) and AL (Additive Latency) i.e. RL=AL+CL.
- Write Latency for DDR3 is the sum of CWL (CAS Write Latency) and AL (Additive Latency) i.e. WL=AL + CWL.
- Write Latency for DDR4 is the sum of CL (CAS Latency) and AL (Additive Latency) and Parity Latency i.e. WL=AL + CWL + PL.
- For LPDDR2/3/4 WL is directly defined. The default value of tDQSS is 1 for LPDDR2/3; by default, the tDQSS=1 and tDQSS\_half=0 for LPDDR4.
- For DDR4 RDIMM, if the WL value from mode registers setting is not equal to the real WL from write operation, use the WL value from write operation for this formula calculation.

These latency settings are controlled by Mode Registers in the memory device and are set by the memory controller during initialization.

Please refer to JEDEC specification for more information.

The parameter t\_wrlat\_adj is the difference between the actual PHY t\_wrlat parameter and the Palladium DFI PHY model t\_wrlat parameter.

In the following waveform (Figure 14: Parameter t\_wrlat\_adj Waveform in 1:2 System), showing DDR3, the WL is 5 (Green markers), the t\_phy\_wrdata is 1 (Red markers). From the waveform the t\_phy\_wrlat is 3 (Blue markers). Therefore the t\_wrlat\_adj is 1.

```
This example:

WL = 5

t_phy_wrdata = 1

t_pd_wrlat = WL - t_phy_wrdata = 5 - 1 = 4
```

 $t_wrlat_adj = t_pd_wrlat - t_phy_wrlat = 4 - 3 = 1$ 



Figure 15: Parameter t\_wrlat\_adj Waveform in 1:2 System

#### 4. Parameter t rddata en adj

This parameter is used to adjust the DFI PHY parameter t\_rddata\_en. The DFI PHY parameter t\_rddata\_en defines the number of *DFI PHY (PHY\_CLK)* clock cycles delay between the read command on the DFI interface and the assertion of the dfi\_rddata\_en signal. This is described in Section 4.5 of the Preliminary DFI (DDR PHY Interface) 3.1 Specification (19 May 2012).

The Cadence Palladium DFI PHY model has an internal read latency itself, which varies based on protocol. This may need to be adjusted to match the latency of the users DFI PHY. The parameter t\_rddata\_en\_adj is used for this purpose. The internal read latency of the DFI PHY model is calculated as follows:

**Note:** The default value of t\_DQSCK in the Cadence Palladium LPDDR2/3 model is 1. By default, tDQSCK=1 and tDQSCK half=1 in LPDDR4 model.

**Note:** CL above refers to the DDR memory CAS Latency. Latency settings are controlled by Mode Registers in the memory device and are set by the memory controller during initialization. Please refer to JEDEC specification for more information.

**Note:** RL above refers to the DDR or LPDDR memory Read Latency.

- Read Latency for DDR and Mobile\_DDR (LPDDR) is just the CL value (CAS Latency).
- Read Latency for DDR2/3 is the sum of CL (CAS Latency) and AL (Additive Latency) i.e. RL=AL+CL.
- Read Latency for DDR4 is the sum of CL (CAS Latency) and AL (Additive Latency) and Parity Latency i.e. RL=AL+CL+PL.
- For LPDDR2/3/4 RL is directly defined.
- For DDR4 RDIMM, if the RL value from mode registers setting is not equal to the real RL from read operation, use the RL value from read operation for this formula calculation.

The parameter t\_rddata\_en\_adj is the difference between the actual PHY t\_rddata\_en parameter (t\_rddata\_en) and the Palladium DFI PHY model t\_pd\_rddata\_en parameter.

In the following waveform (Figure 15: Parameter t\_rddata\_en\_adj Waveform in 1:2 System), showing DDR3, the RL is 7 (Blue-Green markers). From the waveform the t\_rddata\_en is 6 (Dark Red markers). Therefore the t\_rddata\_en\_adj is 1.

This example shows a read data enable starting on Phase 1 and therefore the measurement is made from the phase 1 point within the cycle.



Figure 16: Parameter t\_rddata\_en\_adj Waveform in 1:2 System

```
This example:

RL = 7

t_rddata_en = 6

t_pd_rddata_en = RL = 7

t_rddata_en_adj = t_pd_rddata_en - t_rddata_en = 7 - 6 = 1
```

#### 5. Other Interface Parameters

The remaining parameters (mem\_data\_bits, dfi\_addr\_bits, dfi\_bank\_addr\_width, dfi\_bg\_addr\_width, dfi\_cs\_width, mem\_ca\_bit) are independent of the frequency ratio system.

#### 6. Example of finding start/end point of measuring

In 1:2 frequency ratio system, it may be confusing to determine the start/end point when users measure timing parameters especially when signals on p0 and p1 are NOT aligned.

The following examples show how to determine the start/end point. With these examples, users shall know: the start of measuring does not depend on individual p0 or p1 signal, it shall depend on the "merged" signal of p0 and p1 according to phases.

In 1:2 frequency ratio system, all the signals used to measure timing parameters need to be such "merged" signals.

Example 1. **dfi\_cs\_p1** are aligned to each other.



Example 2. **dfi\_cs\_p1** are NOT aligned to each other.



Example 3. dfi\_wrdata\_en\_p1 are NOT aligned to each other.

