Xilinx Zynq FPGA, TI DSP, MCU 기반 의

프로그래밍 및 회로 설계 전문가 과정 #49

강사 : Innova Lee(이 상훈)

학생 : 김 시윤

```
void trimLPO(void)
/* USER CODE BEGIN (4) */
/* USER CODE END */
     /** @b Initialize Lpo: */
     /** Load TRIM values from OTP if present else load user defined values */
     /*SAFETYMCUSW 139 S MR:13.7 <APPROVED> "Hardware status bit read check" */
     if(LPO TRIM VALUE != 0xFFFFU)
     {
          systemREG1->LPOMONCTL = (uint32)((uint32)1U << 24U)
                                       | LPO_TRIM_VALUE;
     }
     else
     {
          systemREG1->LPOMONCTL
                                       = (uint32)((uint32)1U << 24U)
                                         | (uint32)((uint32)16U << 8U)
                                         16U;
/* USER CODE BEGIN (5) */
/* USER CODE END */
}
#define LPO TRIM VALUE
                                 (((*(volatile uint32 *)0xF00801B4U) & 0xFFFF0000U)>>16U)
최상위 16 비트만 뽑는다.
          7.5.2.3 LPO Trim and Max HCLK
               The HF LPO trim solution, LF LPO trim solution and maximum GCLR1 frequency can be read from TI OTP location P008 0184h as shown in Figure 7-5 and described in Table 7-7.
                             Figure 7-5. TI OTP Bank 0 LPO Trim and Max HCLK Information
                                                                    LPLPO_TRIM
                                                MAX_SCLE
           LEGEND: R = Read only
                      Table 7.7. TI OTP Bank 9 LPO Trim and Max HCLK Information Field Descriptions
```

| 7.0   | Field      | Gescription           |
|-------|------------|-----------------------|
| 31-34 | HPUPO_TRIM | HF LPO Trim Solution  |
| 28-16 | LPLPO_TRIM | LF LPG Trim Solution  |
| 10-10 | MAX_OCLK   | Maximum (KC, K1 Speed |

HFLPO\_TRIM 의 정보가 MAX\_GCLK로 들어간다

#### 2.5.1.30 LPO/Clock Monitor Control Register (LPOMONCTL)

The LPOMONCTL register, shown in Figure 2-37 and described in Table 2-49, controls the Low Frequency (Clock Source 4) and High Frequency (Clock Source 5) Low Power Oscillator's trim values.

Figure 2-37. LPO/Clock Monitor Control Register (LPOMONCTL) (offset = 088h)

| 31   |      |       | 25      | 24          | 23  |         |     | 17       | 16         |
|------|------|-------|---------|-------------|-----|---------|-----|----------|------------|
|      | Res  | erved |         | BIAS ENABLE |     | Reserve | i i | OSCFR    | QCONFIGENT |
| 77   | F    | 1-0   |         | R/WP-1      | A., | R-0     |     | -        | R/WP-0     |
| 15   | 13   | 12    |         | 8           | 7   | 5       | 4   |          | 0          |
| Rese | rved |       | HFTRIM  |             | Res | erved   |     | LFTRIM   |            |
| R    | -0   |       | R/WP-10 | h           | F   | 8-0     |     | R/WP-10h |            |

LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -n = value after reset

## Table 2-49. LPO/Clock Monitor Control Register (LPOMONCTL) Field Descriptions

| Bit   | Field           | Value | Description                                                         |  |
|-------|-----------------|-------|---------------------------------------------------------------------|--|
| 31-25 | Reserved        | 0     | Reads return 0. Writes have no effect.                              |  |
| 24    | BIAS ENABLE     |       | Bias enable.                                                        |  |
|       |                 | 0     | The bias circuit inside the low-power oscillator (LPO) is disabled. |  |
|       |                 | 1     | The bias circuit inside the low-power oscillator (LPO) is enabled.  |  |
| 23-17 | Reserved        | 0     | Reads return 0. Writes have no effect.                              |  |
| 18    | OSCFRQCONFIGCNT |       | Configures the counter based on OSC frequency.                      |  |
|       |                 | 0     | Read: OSC freq is ≤ 20MHz.                                          |  |
|       |                 |       | Write: A write of 0 has no effect.                                  |  |
|       | 1               | 1     | Read: OSC freq is > 20MHz and ≤ 80MHz.                              |  |
|       |                 |       | White: A write of 1 has no effect.                                  |  |
| 15-13 | Reserved        | 0     | Reads return 0. Writes have no effect.                              |  |

LPOMONCNTL = (uint32)((uint32)1U << 24U)

| LPO\_TRIM\_VALUE;

24 번 비트를 1로 설정하고 HFLPO\_TRIM 의 정보가 MAX\_GCLK를 or 연산한다.

24 번 비트는 BIAS ENABLE 로 1 일때 바이어스회로가 저전력 오실레이터로 동작가능하다.

Table 2-49, LPO/Clock Monitor Control Register (LPOMONCTL) Field Descriptions (continued)

| Bit  | Field    | Value | Description                                                                                                                                      |
|------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-8 | HFTRIM   |       | High-frequency oscillator trim value. This four-bit value is used to center the HF oscillator's frequency.                                       |
|      |          |       | Caution: This value should only be changed when the HF oscillator is not the source for a clock domain, otherwise a system failure could result. |
|      |          |       | The following values are the ratio: f / fo in the F021 process.                                                                                  |
|      |          | 0     | 29.52                                                                                                                                            |
|      |          | 191   | 34.24%                                                                                                                                           |
|      |          | 281   | 38.85%                                                                                                                                           |
|      |          | 36    | 43.45%                                                                                                                                           |
|      |          | 45    | 47.00%                                                                                                                                           |
|      |          | 5h    | 52.55%                                                                                                                                           |
|      |          | 66.   | 57.02%                                                                                                                                           |
|      |          | 7h    | 61.40%                                                                                                                                           |
|      |          | ān.   | 65.92%                                                                                                                                           |
|      |          | 96    | 70.17                                                                                                                                            |
|      |          | Ah    | 74.55%                                                                                                                                           |
|      |          | Dh    | 78.92%                                                                                                                                           |
|      |          | Ch    | 63,17%                                                                                                                                           |
|      |          | Dh    | 67.43%                                                                                                                                           |
|      |          | Eh    | 91.75%                                                                                                                                           |
|      |          | Fh    | 95.69%                                                                                                                                           |
|      |          | 10h   | 100.00% Detault at Reset.                                                                                                                        |
|      |          | 110   | 104.09                                                                                                                                           |
|      |          | 126   | 108.17                                                                                                                                           |
|      |          | 136   | 112.32                                                                                                                                           |
|      |          | 140   | 116.41                                                                                                                                           |
|      |          | 15h   | 120.67                                                                                                                                           |
|      |          | 16h   | 124.42                                                                                                                                           |
|      |          | 17h   | 128.36                                                                                                                                           |
|      |          | 100   | 132.24                                                                                                                                           |
|      |          | 19h   | 136.15                                                                                                                                           |
|      |          | 1.60  | 140.15                                                                                                                                           |
|      |          | 18h   | 143.94                                                                                                                                           |
|      |          | 1Ch   | 148.02                                                                                                                                           |
|      |          | 1Dh   | 151.80x                                                                                                                                          |
|      |          | tEh   | 155.50x                                                                                                                                          |
|      |          | 1Fh   | 159.35%                                                                                                                                          |
| 7-5  | Reserved | 0     | Reads return 0. Writes have no effect.                                                                                                           |

LPO\_TRIM\_VALUE 는 HFLPO\_TRIM의 리셋 벨류가 MAX\_GCLK에 저장된 상태 즉 리셋상태이므로 10h 100% Default at Reset 상태이다.

이는 LPO 회로를 보며 설명한다.



위의 설정은 LPO 회로의 BIAS를 동작시키고 나머지들을 손실없이 원래값 그대로 동작시킨다는 뜻이 된다.

LF low freq

HF High freq

If = 80khz

hf = 10mhz

# mapClocks();



디바이스모듈가 여기에 들어가는 클록을 매칭시켜준다.

HCLKCNTL = 1U

GCLK1 을 갖고와서 2 분주 해서 사용한다.

2h

| Seserved | RTICLK10FF | VOLKA20FF | VOLKA10FF | RWP-0 | RWP-

HCLK is equal to GCLK1 divide by 3.

HCLK is equal to GCLK1 divide by 4.

Table 2-32. Clock Domain Disable Register (CDDIS) Field Descriptions

| Bit   | Field         | Value | Description                                             |  |
|-------|---------------|-------|---------------------------------------------------------|--|
| 31-12 | Reserved      | 0-1   | Reads return 0 or 1 and privilege mode writes allowed.  |  |
| 11    | VCLKA40FF     |       | VCLKA4 domain off.                                      |  |
|       |               | 0     | The VCLKA4 domain is enabled.                           |  |
|       |               | 1     | The VCLKA4 domain is disabled.                          |  |
| 10-9  | Reserved      | 0-1   | Reads return 0 or 1 and privilege mode writes allowed.  |  |
|       | VCLK30FF      |       | VCLK3 domain off.                                       |  |
|       | 1000          | 0     | The VCLK3 domain is enabled.                            |  |
|       |               | 1     | The VCLK3 domain is disabled.                           |  |
| 7     | Reserved      | 0-1   | Reads return 0 or 1 and privilege mode entires allowed. |  |
| 6     | RTICLK10FF    |       | RTICLK1 domain off.                                     |  |
|       |               | 0     | The RTICLK1 domain is enabled.                          |  |
|       |               | 1     | The RTICLK1 domain is disabled.                         |  |
| 54    | VCLKA[2-1]OFF |       | VCLKA(2-1) domain off.                                  |  |
|       |               | 0     | The VCLKA[2-1] domain is enabled.                       |  |
|       |               | 1     | The VCLKA[2-1] domain is disabled.                      |  |
| 3     | VCLK20FF      |       | VCLK2 domain off.                                       |  |
|       |               | .0    | The VCLK2 domain is enabled.                            |  |
|       |               | 1     | The VCLHZ domain is disabled.                           |  |
| . 2   | VCLKPOFF:     |       | VCLK_periph domain off.                                 |  |
|       |               | 0     | The VCLK_periph domain is enabled.                      |  |
|       |               | 1     | The VCLK periph domain is disabled.                     |  |

4 번비트 0 , 5 번비트 1, 8 번비트 0, 9 번비트 0, 10 번비트 0, 11 번비트 0 4 번비트 0 The VCLKA1[2-1] domain is enabled.

vclka1 can 통신에 이용 110MHz 동작주파수



Figure 6-6. Device Clock Domains

# 5 번비트 1

The VCLKA2[2-1] domain is disabled.

Flex Ray = can 통신 일부 비쌈 그걸 비활성화

8 bit The VCLK3 domain is enabled.

11 bit The VCLKA4 domain is enabled.

VCLK4 는 분주해서 이더넷으로 사용

VCLK3 는 이더넷이랑 EMIF 로 같이들어감



Table 2-38. Clock Source Valid Register (CSVSTAT) Field Descriptions

| Bit Field Value Description |             | Description |                                                                                                                                                                                                    |
|-----------------------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-8                        | Reserved.   | 0           | Reads return 0. Writes have no effect.                                                                                                                                                             |
| 7-3                         | CLKSR[7-3]V |             | Clock source[7-0] valid:                                                                                                                                                                           |
|                             |             | 0           | Clock source[7-0] is not valid.                                                                                                                                                                    |
|                             |             | 1           | Clock source[7-0] is valid.                                                                                                                                                                        |
|                             |             |             | Note: If the valid bit of the source of a clock domain is not set (that is, the clock source is<br>not fully stable), the respective clock domain is disabled by the Global Clock Module<br>(GCM). |
| 2                           | Reserved.   | - 0         | Reads return 0. Writes have no effect.                                                                                                                                                             |
| 1-0                         | CLXSR[1-0]V |             | Clock source[1-0] valid.                                                                                                                                                                           |
|                             |             | 0           | Clock source[1-0] is not valid.                                                                                                                                                                    |
|                             |             | t           | Clock source[1-0] is valid.                                                                                                                                                                        |
|                             |             |             | Note: If the valid bit of the source of a clock domain is not set (that is, the clock source is not fully stable), the respective clock domain is disabled.                                        |

NOTE: A list of the available clock sources is shown in the Table 2-29.

데이터시트상 VCAT 했던거 안정화 됐으면 1 안되면 0 이 나온다. 이레지스터의 비트는 하드웨어가 셋팅해준다.

SYS\_CSDIS = systemREG1->CSDIS;

#### 2.5.1.10 Clock Source Disable Register (CSDIS)

The CSDIS register, shown in Figure 2-17 and described in Table 2-28, controls and displays the state of the device clock sources.

Figure 2-17. Clock Source Disable Register (CSDIS) (offset = 30h)



Table 2-28. Clock Source Disable Register (CSDIS) Field Descriptions

| Bit  | Field                                   | Value | Description                                                  |  |
|------|-----------------------------------------|-------|--------------------------------------------------------------|--|
| 31-8 | Reserved                                | 0     | Reads return 0. Writes have no effect.                       |  |
| 7-3  | CLKSR(7-3)OFF                           |       | Clock source(7-3) off.                                       |  |
|      |                                         | 0     | Clock source[7-3] is enabled.                                |  |
|      |                                         | 1     | Clock source[7-3] is disabled.                               |  |
|      |                                         |       | Note: On wakeup, only clock sources 6, 4, and 5 are enabled. |  |
| 2    | Reserved                                | . 1   | Reads return 1. Writes have no effect.                       |  |
| 1-0  | CLKSR[1-0]OFF                           |       | Clock source(1-0) off                                        |  |
|      | 300000000000000000000000000000000000000 | 0     | Clock source[1-0] is enabled.                                |  |
|      |                                         | 1     | Clock source(1-0) is disabled.                               |  |
|      |                                         |       | Note: On wakeup, only clock sources 6, 4, and 5 are enabled. |  |

Table 2-29. Clock Sources Table

| Clock Source # | Clock Source Name                                |
|----------------|--------------------------------------------------|
| Clock Source 0 | Cscilator                                        |
| Clock Source!  | PLL1                                             |
| Clock Source 2 | Not implemented                                  |
| Clock Source 3 | EXTCLION                                         |
| Clock Source 4 | Low Frequency LPO (Low Power Oscillator) clock   |
| Clock Source 5 | High frequency LPO (Low Power Oscillator) clock. |
| Clock Source 6 | PLL2                                             |
| Cleck Source 7 | EXTOLION2                                        |

활성화된 클럭과 비활성화된 클럭을 명확히 구분한다.

디바이스 클럭소스의 상태를 보여줌 안정된 상태인지 불안정한 상태인지.

밑에 와일문에서 안정한 상태까지 반복한다.

```
while ((SYS_CSVSTAT & ((SYS_CSDIS ^ 0xFFU) & 0xFFU)) != ((SYS_CSDIS ^ 0xFFU) & 0xFFU))
{
    SYS_CSVSTAT = systemREG1->CSVSTAT;
    SYS_CSDIS = systemREG1->CSDIS;
} /* Wait */
```

안정화 상태가 되면 와일문을 빠져나온다.

```
systemREG1->GHVSRC \ = \ (uint32)((uint32)SYS\_PLL1 \ << \ 24U)
```

| (uint32)((uint32)SYS\_PLL1 << 16U)

| (uint32)((uint32)SYS\_PLL1 << 0U);

GHVSRC 클럭을 어떤식으로 제어할지 봐주는 레지스터

SYS PLL1 = 0x1U

SYS\_PLL1 24 번 16 번 0 번 비트 활성화

### 2.5.1.16 GCLK1, HCLK, VCLK, and VCLK2 Source Register (GHVSRC)

The GHVSRC register, shown in Figure 2-23 and described in Table 2-35, controls the clock source configuration for the GCLK1, HCLK, VCLK and VCLK2 clock domains.

Figure 2-23. GCLK1, HCLK, VCLK, and VCLK2 Source Register (GHVSRC) (offset = 48h)

| 31 | 28       | 27 |          | 24 | 23 |          | 20 | 19 |        | 16 |
|----|----------|----|----------|----|----|----------|----|----|--------|----|
|    | Reserved |    | GHVWAKE  |    |    | Reserved |    |    | HVLPM  |    |
|    | R-0      |    | R/WP-0   |    |    | R-0      |    |    | R/WP-0 |    |
| 15 |          |    |          |    |    |          | 4  | 3  |        | 0  |
|    |          |    | Reserved |    |    |          |    |    | GHVSRC |    |
|    |          |    | R-0      |    |    |          |    |    | R/WP-0 |    |

LEGEND: R = Read only; R/W = Read/Write; WP = Write in privileged mode only; -n = value after reset

Table 2-35. GCLK1, HCLK, VCLK, and VCLK2 Source Register (GHVSRC) Field Descriptions

| Bit   | Field    | Value | Description                                                                                                                                                  |
|-------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-28 | Reserved | 0     | Reads return 0. Writes have no effect.                                                                                                                       |
| 27-24 | GHVWAKE  |       | GCLK1, HCLK, VCLK source on wakeup.                                                                                                                          |
|       |          | 0     | Clock source0 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 1h    | Clock source1 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 2h    | Clock source2 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 3h    | Clock source3 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 4h    | Clock source4 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 5h    | Clock source5 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 6h    | Clock source6 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 7h    | Clock source7 is the source for GCLK1, HCLK, VCLK on wakeup.                                                                                                 |
|       |          | 8h-Fh | Reserved                                                                                                                                                     |
| 23-20 | Reserved | 0     | Reads return 0. Writes have no effect.                                                                                                                       |
| 19-16 | HVLPM    |       | HCLK, VCLK, VCLK2 source on wakeup when GCLK1 is turned off.                                                                                                 |
|       |          | 0     | Clock source0 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 1h    | Clock source1 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 2h    | Clock source2 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 3h    | Clock source3 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 4h    | Clock source4 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 5h    | Clock source5 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 6h    | Clock source6 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 7h    | Clock source7 is the source for HCLK, VCLK, VCLK2 on wakeup.                                                                                                 |
|       |          | 8h-Fh | Reserved                                                                                                                                                     |
| 15-4  | Reserved | 0     | Reads return 0. Writes have no effect.                                                                                                                       |
| 3-0   | GHVSRC   |       | GCLK1, HCLK, VCLK, VCLK2 current source.                                                                                                                     |
|       |          |       | Note: The GHVSRC[3-0] bits are updated with the HVLPM[3-0] setting when GCLK1 is turned off, and are updated with the GHVWAKE[3-0] setting on system wakeup. |
|       |          | 0     | Clock source0 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 1h    | Clock source1 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 2h    | Clock source2 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 3h    | Clock source3 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 4h    | Clock source4 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 5h    | Clock source5 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 6h    | Clock source6 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 7h    | Clock source7 is the source for GCLK1, HCLK, VCLK, VCLK2.                                                                                                    |
|       |          | 8h-Fh | Reserved                                                                                                                                                     |

Clock source1 is the source for GCLK1, HCLK, VCLK on wakeup. 구동이 된 상황 ( 클럭을 처음에 제어하는 녀석 클럭소스 1 번)

Clock source1 is the source for HCLK, VCLK, VCLK2 on wakeup.

Clock source1 is the source for GCLK1, HCLK, VCLK on wakeup.

모두다 Clock source1 (pll1) 을 기준으로 동작한다.

위에 모두다 동일한 내용이므로 우리는 0번 비트만 있어도 된다.

### 2.5.1.18 RTI Clock Source Register (RCLKSRC)

The RCLKSRC register, shown in Figure 2-25 and described in Table 2-37, controls the RTI (Real Time Interrupt) clock source selection.

#### NOTE: Important constraint when the RTI clock source is not VCLK

If the RTIx clock source is chosen to be anything other than the default VCLK, then the RTI clock needs to be at least three times slower than the VCLK. This can be achieved by configuring the RTIxCLK divider in this register. This divider is internally bypassed when the RTIx clock source is VCLK.

Figure 2-25. RTI Clock Source Register (RCLKSRC) (offset = 50h)



LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -n = value after reset

Table 2-37. RTI Clock Source Register (RCLKSRC) Field Descriptions

| Bit   | Field    | Value | Description                              |  |
|-------|----------|-------|------------------------------------------|--|
| 31-10 | Reserved | 0     | Reads return 0. Writes have no effect.   |  |
| 9-8   | RTI1DIV  |       | clock1 Divider.                          |  |
|       |          | 0     | RTICLK1 divider value is 1.              |  |
|       |          | 1h    | RTICLK1 divider value is 2.              |  |
|       |          | 2h    | RTICLK1 divider value is 4.              |  |
|       |          | 3h    | RTICLK1 divider value is 8.              |  |
| 7-4   | Reserved | 0     | Reads return 0. Writes have no effect.   |  |
| 3-0   | RTI1SRC  |       | RTI clock1 source.                       |  |
|       |          | 0     | Clock source0 is the source for RTICLK1. |  |
|       |          | 1h    | Clock source1 is the source for RTICLK1. |  |
|       |          | 2h    | Clock source2 is the source for RTICLK1. |  |
|       |          | 3h    | Clock source3 is the source for RTICLK1. |  |
|       |          | 4h    | Clock source4 is the source for RTICLK1. |  |
|       |          | 5h    | Clock source5 is the source for RTICLK1. |  |
|       |          | 6h    | Clock source6 is the source for RTICLK1. |  |
|       |          | 7h    | Clock source7 is the source for RTICLK1. |  |
|       |          | 8h-Fh | VCLK is the source for RTICLK1.          |  |

real time interrupt

우리는 인터럽트를 사용 안하기 때문에 솔직히 볼필요 없다.