# 處理器設計與實作

#### 實習講義

編撰者 成大電機己計算機架構與系統研究室CASLAB

國立成功大學電機系與電機所

#### 大綱

- 1. 實驗目的
- 2. RISC-V組合語言(assembly language)介紹
  - 暫存器規定
  - RISC-V定址方法
  - 記憶體存取相關指令
  - 無條件跳轉指令
- 3. 實驗:用RISC-V組合語言描述 C code
  - 練習題(一)
  - 練習題(二)
  - 進階題
  - 實驗結報
- 4. 附件
  - 附件一:Labl modelsim驗證教學
  - 附件二:RV32I指令表

# 實驗目的

- 1. 了解 RISC-V 組合語言
- 2. 學習使用RISC-V 組合語言來實現對應的 C code, 並在練習中使用組合語言來實作呼叫函式 (function) 與存取結構(struct)
- 3.練習在ModelSim 上驗證和檢查結果

RISC-V組合語言
(assembly language)
介紹

#### RISC-V 組合語言介紹

- 組合語言(assembly language):
  - 不同的硬體架構會有不同的指令集架構(ISA)
  - 而一種指令集架構,對應著一種組合語言

32bits integer

- 本次實驗所使用的RISC-V指令類型主要為:RV<mark>32</mark>I
  - 為 32 位元基礎整數指令集,有40多條指令
  - 支持 32 位元尋訪記憶體地址、32 位元整數暫存器



# RV32I暫存器規定

#### Register name:

暫存器在CPU內的名字, 數字為該暫存器的編號

#### Symbolic name:

ABI 名字,寫assembly code 主要用這個名字。

#### Owner:

誰需要負責保存這個register的值。

Caller:呼叫者(上一層函數)

Callee:被呼叫者(現正執行的函

數)

| Register name | Symbolic name        | Description                          | Owner  |  |  |  |  |
|---------------|----------------------|--------------------------------------|--------|--|--|--|--|
|               | 32 integer registers |                                      |        |  |  |  |  |
| x0            | Zero                 | Always zero                          |        |  |  |  |  |
| x1            | ra                   | Return address                       | Caller |  |  |  |  |
| x2            | sp                   | Stack pointer                        | Callee |  |  |  |  |
| x3            | gp                   | Global pointer                       |        |  |  |  |  |
| x4            | tp                   | Thread pointer                       |        |  |  |  |  |
| x5            | t0                   | Temporary / alternate return address | Caller |  |  |  |  |
| x6-7          | t1-2                 | Temporary                            | Caller |  |  |  |  |
| x8            | s0/fp                | Saved register / frame pointer       | Callee |  |  |  |  |
| x9            | s1                   | Saved register                       | Callee |  |  |  |  |
| x10-11        | a0-1                 | Function argument / return value     | Caller |  |  |  |  |
| x12-17        | a2-7                 | Function argument                    | Caller |  |  |  |  |
| x18-27        | s2-11                | Saved register                       | Callee |  |  |  |  |
| x28-31        | t3-6 Temporary       |                                      |        |  |  |  |  |

# RV32I暫存器規定(cont.)

Saved register(\$s) & Temporary register(\$t)

本質上都是儲存資料的暫 存器。但使用上有一些差 別:

Temporary register呼叫 函式前後值會不一致,需 要由caller來儲存; 而Saved register則由 callee負責保存它的值。

#### 舉例來說:

函式 A 中,有使用暫存器 \$t和\$s,當它呼叫另一個 函式B。

當B結束後回傳時,B會確保\$s的值和原本A呼叫時一樣,但\$t的值可能會改變。

| Register name | Symbolic name        | Description                          | Owner  |  |  |  |  |  |
|---------------|----------------------|--------------------------------------|--------|--|--|--|--|--|
|               | 32 integer registers |                                      |        |  |  |  |  |  |
| x0            | Zero                 | Always zero                          |        |  |  |  |  |  |
| x1            | ra                   | Return address                       | Caller |  |  |  |  |  |
| x2            | sp                   | Stack pointer                        | Callee |  |  |  |  |  |
| x3            | gp                   | Global pointer                       |        |  |  |  |  |  |
| x4            | tp                   | Thread pointer                       |        |  |  |  |  |  |
| x5            | t0                   | Temporary / alternate return address | Caller |  |  |  |  |  |
| x6-7          | t1-2                 | Temporary                            | Caller |  |  |  |  |  |
| x8            | s0/fp                | Saved register / frame pointer       | Callee |  |  |  |  |  |
| x9            | s1                   | Saved register                       | Callee |  |  |  |  |  |
| x10-11        | a0-1                 | Function argument / return value     | Caller |  |  |  |  |  |
| x12-17        | a2-7                 | Function argument                    | Caller |  |  |  |  |  |
| x18-27        | s2-11                | Saved register                       | Callee |  |  |  |  |  |
| x28-31        | t3-6                 | Temporary                            | Caller |  |  |  |  |  |

## RV32I暫存器規定(cont.)

x1/ra(Return address): 當函式結束後,便會返回 到這個暫存器所儲存的位 址。

#### x2/sp(Stack pointer):

當進入一個新的作用範圍 (scope),在記憶體中需要 空出一段新的堆疊空間 (stack)。此暫存器紀錄目 前所空出的堆疊在記憶體 中的頂部(下限)。

#### x8/s0(frame pointer):

此暫存器紀錄目前函式所使用的堆疊在記憶體中的底部(上限)。若不想記錄則可做為一般的save register。

| Register name | Symbolic name | Description                          |        |  |  |  |  |
|---------------|---------------|--------------------------------------|--------|--|--|--|--|
|               |               | 32 integer registers                 |        |  |  |  |  |
| x0            | Zero          | Always zero                          |        |  |  |  |  |
| x1            | ra            | Return address                       | Caller |  |  |  |  |
| x2            | sp            | Stack pointer                        | Callee |  |  |  |  |
| x3            | gp            | Global pointer                       |        |  |  |  |  |
| x4            | tp            | Thread pointer                       |        |  |  |  |  |
| x5            | t0            | Temporary / alternate return address | Caller |  |  |  |  |
| x6-7          | t1-2          | Temporary                            | Caller |  |  |  |  |
| x8            | s0/fp         | Saved register / frame pointer       | Callee |  |  |  |  |
| x9            | s1            | Saved register                       | Callee |  |  |  |  |
| x10—11        | a0-1          | Function argument / return value     | Caller |  |  |  |  |
| x12-17        | a2-7          | Function argument                    | Caller |  |  |  |  |
| x18-27        | s2-11         | Saved register                       | Callee |  |  |  |  |
| x28-31        | t3-6          | Temporary                            | Caller |  |  |  |  |

## RV32I暫存器規定(cont.)

x10-11/a0-1 (Function argument /return value): 呼叫函式時用來傳遞參數, 和函式結束要返回時存入 此暫存器。

x12-17/a2-7 (Function argument): 呼叫函式時用來傳遞參數。

| Register name | Symbolic name        | Description                          | Owner  |  |  |  |  |  |  |
|---------------|----------------------|--------------------------------------|--------|--|--|--|--|--|--|
|               | 32 integer registers |                                      |        |  |  |  |  |  |  |
| x0            | Zero                 | Always zero                          |        |  |  |  |  |  |  |
| x1            | ra                   | Return address                       | Caller |  |  |  |  |  |  |
| x2            | sp                   | Stack pointer                        | Callee |  |  |  |  |  |  |
| x3            | gp                   | Global pointer                       |        |  |  |  |  |  |  |
| x4            | tp                   | Thread pointer                       |        |  |  |  |  |  |  |
| x5            | t0                   | Temporary / alternate return address | Caller |  |  |  |  |  |  |
| x6-7          | t1-2                 | Temporary                            | Caller |  |  |  |  |  |  |
| x8            | s0/fp                | Saved register / frame pointer       | Callee |  |  |  |  |  |  |
| x9            | s1                   | Saved register                       | Callee |  |  |  |  |  |  |
| x10-11        | a0 <b>—</b> 1        | Function argument / return value     | Caller |  |  |  |  |  |  |
| x12-17        | a2-7                 | Function argument                    | Caller |  |  |  |  |  |  |
| x18-27        | s2-11                | Saved register                       | Callee |  |  |  |  |  |  |
| x28-31        | t3-6                 | Temporary                            | Caller |  |  |  |  |  |  |

#### RISC-V定址模式

- 定址模式(addressing modes):
  - 會決定指令所找到的運算數(operand)
  - 透過暫存器中的值或指令中的常數來找到記憶體位址
- RISC-V定址模式主要分為四種方法:
  - Immediate addressing
  - Register addressing
  - Base displacement addressing
  - PC-relative addressing

- 定址模式(addressing modes):
  - 會決定指令所找到的運算數(operand)
  - 透過暫存器中的值或指令中的常數來找到記憶體位址
- RISC-V定址模式主要分為四種方法:
  - Immediate addressing
  - Register addressing
  - Base displacement addressing
  - PC-relative addressing



- 定址模式(addressing modes):
  - 會決定指令所找到的運算數(operand)
  - 透過暫存器中的值或指令中的常數來找到記憶體位址
- RISC-V定址模式主要分為四種方法:
  - Immediate addressing
  - Register addressing
  - Base displacement addressing
  - PC-relative addressing



- 定址模式(addressing modes):
  - · 會決定指令所找到的運算數(operand)
  - 透過暫存器中的值或指令中的常數來找到記憶體位址
- RISC-V定址模式主要分為四種方法:
  - Immediate addressing
  - Register addressing
  - Base displacement addressing
  - PC-relative addressing



- 定址模式(addressing modes):
  - 會決定指令所找到的運算數(operand)
  - 透過暫存器中的值或指令中的常數來找到記憶體位址
- RISC-V定址模式主要分為四種方法:
  - Immediate addressing
  - Register addressing
  - Base displacement addressing
  - PC-relative addressing



### RV32I記憶體存取相關指令

- Load/Store 指令:
  - 利用Load/Store指令在記憶體和暫存器之間傳輸數據
  - 其它指令都是在暫存器中和立即數(immediate)之間運算
- 使用注意事項:
  - 目標暫存器不能為x0 (恆為0)
  - 記憶體位址:將立即數展開為32位與rs1中的值相加所得
    - 立即數的負數表示為2進位的補數
  - Load/Store指令要盡量對齊地址
    - Eg. lw(load word)指令所訪問的地址應該與4 byte對齊

#### 32-bit RISC-V instruction formats

| Format            | Bit        |           |     |       |      |      |        |            |     |       |       |            |    |    |      |      |       |    |      |     |     |     |      |      |      |     |      |     |      |   |   |
|-------------------|------------|-----------|-----|-------|------|------|--------|------------|-----|-------|-------|------------|----|----|------|------|-------|----|------|-----|-----|-----|------|------|------|-----|------|-----|------|---|---|
| Format            | 31         | 30        | 29  | 28    | 27   | 26   | 25     | 24         | 23  | 3 22  | 21    | 20         | 19 | 18 | 17   | 16   | 15    | 14 | 13   | 12  | 11  | 10  | 9    | 8    | 7    | 6   | 5    | 4   | 3 2  | 1 | 0 |
| Register/register | funct7 rs2 |           |     |       |      |      |        | rs1 funct3 |     |       | rd    |            |    |    | opo  | code |       |    |      |     |     |     |      |      |      |     |      |     |      |   |   |
| Immediate         |            | imm[11:0] |     |       |      |      |        |            |     |       |       | rs1 funct3 |    |    |      |      |       | rd |      | Lo  | ac  |     | opo  | code |      |     |      |     |      |   |   |
| Upper immediate   |            |           |     |       |      |      |        |            | in  | mm[3′ | l:12] |            |    |    |      |      |       |    |      |     | rd  |     |      |      |      | орс | code |     |      |   |   |
| Store             |            |           | imr | m[11: | 5]   |      |        |            | rs2 |       |       | rs1 funct  |    |    | unct | 3    |       | im | m[4  | ! ( | Sto | ore | e l  | opo  | code |     |      |     |      |   |   |
| Branch            | [12]       |           | i   | imm[  | 10:5 | ]    |        |            |     | rs2   |       |            |    |    | rs1  |      |       | f  | unct | 3   | i   | mm[ | 4:1] |      | [11] |     |      | орс | code |   |   |
| Jump              | [20]       |           |     |       |      | imm[ | [10:1] |            |     |       |       | [11]       |    |    | ir   | nm[  | 19:12 | 2] |      |     |     |     | rd   |      |      |     |      | opo | code |   |   |

# RV32I記憶體存取相關指令-Load

 12
 5
 3
 5
 0000011

 Imm(offset)
 rs1
 func3
 rd
 opcode

| func3 | Assembly            | 解釋                                         |
|-------|---------------------|--------------------------------------------|
| 000   | lb rd, offset(rs1)  | Load byte 讀8bits符號位擴展寫回rd                  |
| 001   | Ih rd, offset(rs1)  | Load half word 讀16bits符號位擴展寫回rd            |
| 010   | lw rd, offset(rs1)  | Load word 讀32bits寫回rd                      |
| 100   | lbu rd, offset(rs1) | Load byte unsigned<br>讀8bits高位補0寫回rd       |
| 101   | lhu rd, offset(rs1) | Load half word unsigned<br>讀16bits高位補0寫回rd |



# RV32I記憶體存取相關指令-Store

7 5 5 3 5 0100011

Imm(offset) rs2 rs1 func3 Imm(offset) opcode

| func3 | Assembly            | 解釋                                     |
|-------|---------------------|----------------------------------------|
| 000   | sb rs2, offset(rs1) | Store byte 將rs2中最低8bits寫回記憶體           |
| 001   | sh rs2, offset(rs1) | Store half word 將rs2中最低16bits寫回記<br>憶體 |
| 010   | sw rs2, offset(rs1) | Store word 將rs2中最低32bits寫回記憶體          |



### RV32I無條件跳轉指令

- RV32I 提供兩類型跳轉指令:
  - 無條件跳轉指令(Unconditional Jumps)
  - 有條件跳轉指令(Conditional branches)(附件)
- 無條件跳轉指令:
  - 顧名思義,該指令一定會發生跳轉(jump)
  - 使用時機通常為函式呼叫
  - 呼叫函式時要注意呼叫慣例(Calling Convention)
- 有兩個指令:
  - jal (jump and link)
  - jalr (jump and link register)

#### <補>呼叫慣例(Calling Convention):

也就是前面所提到暫存器的owner。 呼叫者(caller)和被呼叫者(callee)之間有一套規 定,如何傳遞參數、誰該保存暫存器的值等等

# RV32I無條件跳轉指令-jal

|             | offset    | [20:1]                                  |                                                                              | 5                                                                    | 1101111                                |
|-------------|-----------|-----------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|
| Imm[20]     | Imm[10:1] | Imm[1                                   | Imm[19:1                                                                     | rd                                                                   | opcode                                 |
| Assembly    | y         | 解釋                                      |                                                                              |                                                                      |                                        |
| jal rd, lak | oel       | 即為路<br>2. 將下一<br>用ra信<br>注意:在<br>是使用lal | set 符號位擴展<br>兆轉的目標地址<br>-條指令的PC(<br>诸存)<br>實際編寫組合<br>gel,組譯器(a<br>算出offset,真 | 上<br>當前PC+4)寫<br><sub>指令長度為一個32bits(4</sub><br>語言中,跳轉<br>ssembler)會木 | 入rd (通常<br>bytes)<br>的目標通常<br>艮據label所 |
|             | Mem       |                                         |                                                                              | ogram Counter)<br>i今所在記憶體                                            |                                        |
|             |           |                                         |                                                                              |                                                                      |                                        |
| mp          |           | pc+0<br>pc+4<br>pc                      | ffset  32bits                                                                | jal <mark>ra</mark> , l                                              | label<br>FuncA                         |
|             |           |                                         | The Institute of                                                             | of Computer and Commu                                                | unication Engineering,                 |

# RV32I無條件跳轉指令-jalr



實驗:用 RISC-V 描述 C code

## 實驗環境

- Windows
  - ➤ Modelsim (Run CPU simulator)
  - VirtualBox (Linux Ubuntu18.04 x86)
    - RISC-V Toolchain (Compile program)

# 實驗概述

- 使用RISC-V 組合語言來撰寫練習題所提供的 C 程 式
- 遵照 Labl 的流程將檔案編譯
- · 將編譯後的程式碼使用 Modelsim 進行模擬
- 將 RISC-V Assembly code 儲存下來並將結果截圖

# 實驗步驟

- Windows
  - 1. 在實驗室網站下載Lab2. zip並解壓縮
  - 2. 打開VirtualBox
  - 3. 將Lab2放入共享資料夾
- VirualBox
  - 4. 找到Lab2, 進到practice\_x(練習1 or 2)
  - 5. 會有一個檔名. C檔
    - (pl:max\_return.c / p2:data\_struct.c)
  - 6. 照著 C code 編寫自己的Assembly code
  - 7. 將寫好的Assembly code 存檔
    - 存成:檔名.S

#### 檔名

practice\_1: max\_return
practice\_2: data\_struct

# 實驗步驟(cont.)

- VirualBox
  - 8. 按照Labl的步驟編譯. S檔
    - 1) \$ riscv32-unknown-elf-as -mabi=ilp32 檔名.s -o 檔名.o
    - 2) \$ riscv32-unknown-elf-ld -b elf32-littleriscv -T link.ld 檔名.o -o 檔名
    - 3) \$ riscv32-unknown-elf-objdump -dC 檔名 > 檔名.dump
    - 4) \$ riscv32-unknown-elf-objcopy -0 binary 檔名 檔名.bin
    - 5) \$ python3 bin2mem.py --bin 檔名.bin (產生MEM檔)
- Windows
  - 9. 確認共享資料夾practice\_x有檔名的MEM檔
  - 10. 接著請參考Labl "Modelsim驗證教學"
    - 放在最後面的附件一

## 練習題(一) C code

```
#include<stdio.h>
int sum(int, int, int);
int main()
    int a=44, b=87, c=2;
    volatile int* n = (int*) 0x00000800;
    *n=sum(a, b, c);
     return 0;
                            函式Sum的運算結果會回傳存到
                            記憶體位置2048
int sum(int a, int b, int c)
    int n;
    n=a+b+c;
    return n;
```

# 練習題(一) Assembly code hint

```
main:
1
2
3
       #### 剛進入main function ####
              sp,sp,-32 #進入main function,空出一個stack的空間(sp作為main stack的底部)
4
       addi
              ra,28(sp) #將ra存起來(owner:caller -> 之後return 0要用)
5
              s0,24(sp) #將s0存起來(owner:callee -> callee要負責維持save register的值)
6
       SW
7
       addi
              s0,sp,32 #拿s0作為frame pointer(s0作為main stack的頂部)
8
9
       #### 宣告 int a ####
10
       addi t1,zero,44 #
              t1,-20(s0) # int a 被我放到(s0-20)這個記憶體位址
11
       SW
12
13
       #### 宣告 int b,c ####
14
15
16
       #### 宣告 int *n ####
17
18
       #### 準備function arguments ####
19
20
21
       22
23
24
       #### 將拿到的同傳值(放在a0)放進*n ####
25
26
27
       #### 結束main function ####
28
29
              ra,28(sp) # 拿回ra(owner:caller -> 拿回自己保存的值)
              s0,24(sp) # 拿回s0(owner:callee -> callee要負責維持save register的值)
       1w
30
       addi sp,sp,32
                       # 釋出main的stack
31
              zero,0(ra) # 跳出main(使用跳轉指令)
32
       jalr
33
```

# 練習題(一) Assembly code hint (cont.)

```
34
     sum:
         #### 剛進入sum function ####
35
36
37
         #### 儲存function arguments ####
38
39
40
         #### 跑 sum function (n = a+b+c), 並將回傳值n放到a0 ####
41
42
43
         #### 結束sum function ####
44
45
46
```

# 練習題(一) 結果



#### <補>

我們在寫assembly code計算記憶體位址 是以byte(8bits)為單位,而Modelsim中 的memory是以word(32bits)為單位。而因 此在判斷位址的時候要除以4 r位址:0x00000200(512)

數值:133(27+22+20)

# 練習題(二) C code

```
#include <stdio.h>
struct student{
    int mathGrade;
    int csGrade;
    int englishGrade;
int main()
    volatile struct student* A =(struct student*) 0x00000800;
    volatile struct student* B =(struct student*) 0x00000820;
    struct student s1 = \{60, 70, 70\};
    struct student s2 = \{70, 50, 80\};
    *A = s1:
    *B = s2;
    return 0;
                                將宣告的兩個Struct分別放
                                在記憶體位址2048和2080
```

# 練習題(二) Assembly code hint

```
1 \vee main:
             #### 剛進入main function(注意stack的大小)####
 2
 3
 4
             #### 宣告stuct student* A ####
                      a5, zero, 1024
 6
              addi
              addi
                      a5, a5, 1024
 7
                      a5,-20(s0)
 8
              SW
 9
             #### 宣告stuct student* B ####
10
11
12
             #### 宣告stuct student s1 ####
13
14
             addi
                      a5, zero, 60
15
                      a5,-36(s0)
              SW
16
              addi
                      a5, zero, 70
                      a5,-32(s0)
17
              SW
                      a5, zero, 70
             addi
18
                      a5,-28(s0)
19
              SW
20
             #### 宣告stuct student s2 ####
21
22
23
```

# 練習題(二) Assembly code hint (cont.)

```
24
             #### *A = s1 ####
25
             lw
                    a5,-20(s0)
                                    #拿到*A
                                    #將s1的值一個一個丟進去
26
             lw
                   a4,-36(s0)
27
                 a4,0(a5)
             SW
                    a4,-32(s0)
28
             lw
29
                    a4,4(a5)
             SW
                    a4,-28(s0)
30
             lw
                    a4,8(a5)
31
             SW
32
             #### *B = 52 ####
33
34
35
            #### 結束 main function ####
36
37
38
```

## 練習題(二) 結果

| Memory Data - / | tb_core_ut/u_mem/ | MEM - Default = |    |    |    |   |   |   |   | =::::: |    |    |    |
|-----------------|-------------------|-----------------|----|----|----|---|---|---|---|--------|----|----|----|
| 374             | Х                 | Х               | Х  | Х  | Х  | X | X | X | X | Х      | Х  | Х  | X  |
| 391             | X                 | X               | X  | X  | Х  | Х | X | X | X | Х      | X  | X  | Х  |
| 408             | X                 | X               | X  | X  | X  | X | X | X | X | X      | X  | X  | X  |
| 425             | X                 | X               | X  | X  | X  | X | X | X | X | X      | X  | X  | X  |
| 442             | X                 | Х               | X  | X  | X  | X | Х | X | X | Х      | X  | X  | X  |
| 459             | X                 | Х               | X  | X  | X  | X | Х | X | X | Х      | X  | X  | X  |
| 476             | X                 | Х               | X  | X  | X  | X | Х | X | X | Х      | X  | X  | X  |
| 493             | X                 | X               | X  | X  | X  | Х | X | X | X | X      | Х  | X  | X  |
| 510             | X                 | X               | 60 | 70 | 70 | Х | X | X | X | Х      | 70 | 50 | 80 |
| 527             | X                 | X               | Х  | X  | Х  | Х | X | Х | X | Х      | Х  | Х  | Х  |
| 544             | X                 | Х               | X  | X  | Х  | X | Х | X | X | Х      | Х  | X  | X  |

#### <補>

如果一直看二進位覺得麻煩,可以選擇memory視窗後,點選:

View -> Properties 可以改進位



# 其它觀察

1. 在testbench. sv裡面有 對CPU內的register做一 些事前設定

```
// Setup Return Address (ra/x1)
'REG[x1] = 944;

// Store while(1); at 944
// 944 = 0x3B0, word 236
u_mem.MEM[944>>2] = rv32_jal(x0, 0); // j lb

// Setup Frame Pointer (s0/x8)
'REG[x8] = 0;

// Setup Stack Pointer (sp/x2) to the end of the memory (4KB),
'REG[x2] = 4096;
```

2. 指令(instruction) 在記憶體中是從位址 小的地方開始儲存



3. 函式的區域變數則是 從位址大的地方儲存

<補> 位元組順序(Endianness): 此處為大端序(big-endian),以byte為單位 高位byte儲存在最低的記憶體位址



Dynamic data

Static data

Text

#### 進階題

請trace以下assembly code

- 1. 寫出每次迴圈執行後memory的變化(共四次)
- 2. 簡單描述此code意義為何

| 1 $\vee$ main: |      |                       | 34 ∨ .L5: |           |                       |          |        |            |
|----------------|------|-----------------------|-----------|-----------|-----------------------|----------|--------|------------|
| 2              | addi | sp,sp,-48             | 35        | lw        | a5,-24(s0)            |          |        |            |
| 3              | SW   | s0,44(sp)             | 36        | addi      | a5,a5,1               |          |        |            |
| 4              | addi | s0,sp,48              | 37        | slli      | a5,a5,2               | •        |        |            |
| 5              | li   | a5,4096               | 38        | lw        | a4,-28(s0)            | C        | hallen | ge.s       |
| 6              | addi | a5,a5,-2048           | 39        | add       | a5,a4,a5              | •        |        | 90.0       |
| 7              | SW   | a5,-28(s0)            | 40        | lw        | a4,0(a5)              |          |        |            |
| 8              | li   | a5,5                  | 41        | lw        | a5,-24(s0)            |          |        |            |
| 9              | SW   | a5,-32(s0)            | 42        | slli      | a5,a5,2               |          |        |            |
| 10             | lw   | a5,-28(s0)            | 43<br>44  | lw        | a3,-28(s0)            | 71 ∨ .L4 |        |            |
| 11             | li   | a4,10                 | 45        | add<br>lw | a5,a3,a5<br>a5,0(a5)  | 72 72    | lw     | a5,-24(s0) |
| 12             | SW   | a4,0(a5)              | 46        | bge       | a4,a5,.L4             | 73       | addi   | a5,a5,1    |
| 13             | lw   | a5,-28(s0)            | 47        | lw        | a5,-24(s0)            | 74       | SW     | a5,-24(s0) |
| 14             | addi | a5,-28(30)<br>a5,a5,4 | 48        | slli      | a5,a5,2               | 75 V.L   |        | 45, 21(55) |
| 15             | li   | a4,92                 | 49        | lw        | a4,-28(s0)            | 76       | 1w     | a5,-32(s0) |
| 16             |      | -                     | 50        | add       | a5,a4,a5              | 77       | addi   | a4,a5,-1   |
|                | SW   | a4,0(a5)              | 51        | lw        | a5,0(a5)              | 78       | lw     | a5,-20(s0) |
| 17             | lw   | a5,-28(s0)            | 52        | SW        | a5,-36(s0)            | 79       | sub    | a5,a4,a5   |
| 18             | addi | a5,a5,8               | 53        | lw        | a5,-24(s0)            | 80       | lw     | a4,-24(s0) |
| 19             | li   | a4,55                 | 54        | addi      | a5,a5,1               | 81       | blt    | a4,a5,.L5  |
| 20             | SW   | a4,0(a5)              | 55        | slli      | a5,a5,2               | 82       | lw     | a5,-20(s0) |
| 21             | 1w   | a5,-28(s0)            | 56        | lw        | a4,-28(s0)            | 83       | addi   | a5,a5,1    |
| 22             | addi | a5,a5,12              | 57        | add       | a4,a4,a5              | 84       | SW     | a5,-20(s0) |
| 23             | li   | a4,1                  | 58        | lw        | a5,-24(s0)            | 85 V .L2 | 2:     | ,          |
| 24             | SW   | a4,0(a5)              | 59        | slli      | a5,a5,2               | 86       | lw     | a5,-32(s0) |
| 25             | lw   | a5,-28(s0)            | 60        | lw        | a3,-28(s0)            | 87       | addi   | a5,a5,-1   |
| 26             | addi | a5,a5,16              | 61        | add       | a5,a3,a5              | 88       | lw     | a4,-20(s0) |
| 27             | li   | <b>a4,</b> 46         | 62        | 1w        | a4,0(a4)              | 89       | blt    | a4,a5,.L6  |
| 28             | SW   | a4,0(a5)              | 63<br>64  | sw<br>lw  | a4,0(a5)              | 90       | li     | a5,0       |
| 29             | SW   | zero,-20(s0)          | 65        | addi      | a5,-24(s0)<br>a5,a5,1 | 91       | mν     | a0,a5      |
| 30             | j    | .L2                   | 66        | slli      | a5,a5,1<br>a5,a5,2    | 92       | lw     | s0,44(sp)  |
| 31 ∨ .L6:      |      |                       | 67        | lw        | a4,-28(s0)            | 93       | addi   | sp,sp,48   |
| 32             | SW   | zero,-24(s0)          | 68        | add       | a5,a4,a5              | 94       | jr     | ra         |
| 33             | j    | .L3                   | 69        | lw        | a4,-36(s0)            |          |        |            |
|                |      |                       | 70        | SW        | a4,0(a5)              |          |        |            |
|                |      |                       | I I       |           |                       |          |        |            |

# 實驗結報

- 申 結報格式(每組一份)
  - ▶ 封面
  - 實驗內容(程式碼註解、結果截圖)
  - ▶ 實驗心得
- 申 繳交位置
  - > ftp: 140.116.164.225 port: 21
  - ▶ 帳號/密碼: ca\_lab / Carch2020
- ◆ DeadLine: 10/12 18:00前
- TA Contact Information:
  - ▶ 助教信箱: ericwang0911@gmail.com
  - ➤ Rm 92617
  - Office hour: (Tuesday) 8:00pm~10:00pm

附件一: Labl modelsim驗證教學

#### Step.1: change to your file location

打開modelsim後,在File下選擇change directory到你放software\_mips跟work 資料夾的地方





#### Step.2: new project

接著new一個project(名稱自訂)



### Step.3: add source code

新增完project後,會跳出一個視窗(如圖),點選Add Existing File將 VHDL/Verilog source code加入到這個project中



#### **Step.4: compile and simulate source code**

點擊compile 🛗

接著點擊simulate 📮



### Step.5: choose testbench and disable optimization

打開work後選testbench並取消最佳化





### Step.6: add signal to wave

將你要看的訊號線按右鍵add wave

tb\_core\_ut > u\_dut > u\_if > u\_rf > u\_reg 右鍵 Add Wave



### Step.7: run all



#### Step.8: check wave result



### **Step.9: view->memory list**



### Step.10: check memory result



附件二: RV32I指令表

### 可能用到的指令

| Name                                         | Fmt                                                                                                                                                        | F                                                                                                                                                                                                                                                                                                                                                 | RV32I Base                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Category Name Shifts Shift Left Logical      |                                                                                                                                                            | SLL                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| Shift Left Log. Imm.                         |                                                                                                                                                            | SLLI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,shamt                                                                                                                                                                                                                                                                                                                                    |
| Shift Right Logical<br>Shift Right Log. Imm. |                                                                                                                                                            | SRL                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
|                                              |                                                                                                                                                            | SRLI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,shamt                                                                                                                                                                                                                                                                                                                                    |
| Shift Right Arithmetic                       |                                                                                                                                                            | SRA                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| Shift Right Arith. Imm.                      |                                                                                                                                                            | SRAI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,shamt                                                                                                                                                                                                                                                                                                                                    |
| ADD                                          | R                                                                                                                                                          | ADD                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| mediate                                      | I                                                                                                                                                          | ADDI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,imm                                                                                                                                                                                                                                                                                                                                      |
| UBtract                                      | R                                                                                                                                                          | SUB                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| er Imm                                       | U                                                                                                                                                          | LUI                                                                                                                                                                                                                                                                                                                                               | rd,imm                                                                                                                                                                                                                                                                                                                                          |
| m to PC                                      | U                                                                                                                                                          | AUIPC                                                                                                                                                                                                                                                                                                                                             | rd,imm                                                                                                                                                                                                                                                                                                                                          |
| XOR                                          | R                                                                                                                                                          | XOR                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| mediate                                      | I                                                                                                                                                          | XORI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,imm                                                                                                                                                                                                                                                                                                                                      |
| OR                                           | R                                                                                                                                                          | OR                                                                                                                                                                                                                                                                                                                                                | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| OR Immediate                                 |                                                                                                                                                            | ORI                                                                                                                                                                                                                                                                                                                                               | rd,rsl,imm                                                                                                                                                                                                                                                                                                                                      |
| AND                                          | R                                                                                                                                                          | AND                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| mediate                                      | I                                                                                                                                                          | ANDI                                                                                                                                                                                                                                                                                                                                              | rd,rsl,imm                                                                                                                                                                                                                                                                                                                                      |
| Set <                                        | R                                                                                                                                                          | SLT                                                                                                                                                                                                                                                                                                                                               | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| mediate                                      | I                                                                                                                                                          | SLTI                                                                                                                                                                                                                                                                                                                                              | rd,rs1,imm                                                                                                                                                                                                                                                                                                                                      |
| nsigned                                      | R                                                                                                                                                          | SLTU                                                                                                                                                                                                                                                                                                                                              | rd,rs1,rs2                                                                                                                                                                                                                                                                                                                                      |
| Set < Imm Unsigned                           |                                                                                                                                                            | SLTIU                                                                                                                                                                                                                                                                                                                                             | rd,rsl,imm                                                                                                                                                                                                                                                                                                                                      |
|                                              | t Logical g. Imm. Logical g. Imm. thmetic h. Imm. ADD mediate SUBtract er Imm m to PC XOR mediate OR mediate AND mediate AND mediate Set < mediate nsigned | t Logical R g. Imm. I Logical R g. Imm. I Logical R g. Imm. I I Hometic R h. Imm. I ADD R mediate I SUBtract R Der Imm U M to PC U XOR R mediate I OR R mediate I AND R mediate I Set < R mediate I R mediate I R | t Logical R SIL g. Imm. I SILI Logical R SRL g. Imm. I SRLI STAI STAI ADD R ADD Mediate I ADDI SUBtract R SUB Der Imm U LUI M to PC U AUIPC XOR R XOR Mediate I XORI OR R OR Mediate I ORI AND R AND Mediate I ANDI Set < R SIT Mediate R SIT |

#### 有條件跳轉指令(Conditional branches)

| Branches                  | Branch =  | В | BEQ     | rs1,rs2,imm   |
|---------------------------|-----------|---|---------|---------------|
|                           | Branch ≠  | В | BNE     | rs1, rs2, imm |
|                           | Branch <  | В | BLT     | rs1, rs2, imm |
|                           | Branch ≥  | В | BGE     | rs1, rs2, imm |
| Branch < Unsigned         |           | В | BLTU    | rs1, rs2, imm |
| Branch ≥ Unsigned         |           | В | BGEU    | rs1,rs2,imm   |
| Jump & Lin                | k J&L     | J | JAL     | rd,imm        |
| Jump & Link Register      |           | I | JALR    | rd,rs1,imm    |
| Synch Syn                 | ch thread | I | FENCE   | Š.            |
| Synch Instr & Data        |           | I | FENCE.I |               |
| Environment CALL<br>BREAK |           | I | ECALL   | ď.            |
|                           |           | I | EBREAK  |               |

#### 官方文件:

https://riscv.org//wp-content/uploads/2017/05/riscv-spec-v2.2.pdf

# 偽指令(pseudoinstructions)

| Pseudoinstruction                           | Base Instruction(s)                                        | Meaning                         |
|---------------------------------------------|------------------------------------------------------------|---------------------------------|
| la rd, symbol                               | auipc rd, symbol[31:12]<br>addi rd, rd, symbol[11:0]       | Load address                    |
| $l\{b h w d\}$ rd, symbol                   | auipc rd, symbol[31:12]<br>l{b h w d} rd, symbol[11:0](rd) | Load global                     |
| $s\{b   h   w   d\} \text{ rd, symbol, rt}$ | auipc rt, symbol[31:12]<br>s{b h w d} rd, symbol[11:0](rt) | Store global                    |
| $fl\{w d\}$ rd, symbol, rt                  | auipc rt, symbol[31:12]<br>fl{w d} rd, symbol[11:0](rt)    | Floating-point load global      |
| $fs\{w d\}$ rd, symbol, rt                  | auipc rt, symbol[31:12]<br>fs{w d} rd, symbol[11:0](rt)    | Floating-point store global     |
| nop                                         | addi x0, x0, 0                                             | No operation                    |
| li rd, immediate                            | Myriad sequences                                           | Load immediate                  |
| mv rd, rs                                   | addi rd, rs, 0                                             | Copy register                   |
| not rd, rs                                  | xori rd, rs, -1                                            | One's complement                |
| neg rd, rs                                  | sub rd, x0, rs                                             | Two's complement                |
| negw rd, rs                                 | subw rd, x0, rs                                            | Two's complement word           |
| sext.w rd, rs                               | addiw rd, rs, 0                                            | Sign extend word                |
| seqz rd, rs                                 | sltiu rd, rs, 1                                            | Set if $=$ zero                 |
| snez rd, rs                                 | sltu rd. x0, rs                                            | Set if $\neq$ zero              |
| sltz rd, rs                                 | slt rd, rs, x0                                             | Set if < zero                   |
| sgtz rd, rs                                 | slt rd, x0, rs                                             | Set if > zero                   |
| fmv.s rd, rs                                | fsgnj.s rd, rs, rs                                         | Copy single-precision register  |
| fabs.s rd, rs                               | fsgnjx.s rd, rs, rs                                        | Single-precision absolute value |
| fneg.s rd, rs                               | fsgnjn.s rd, rs, rs                                        | Single-precision negate         |
| fmv.d rd, rs                                | fsgnj.d rd, rs, rs                                         | Copy double-precision register  |
| fabs.d rd, rs                               | fsgnjx.d rd, rs, rs                                        | Double-precision absolute value |
| fneg.d rd, rs                               | fsgnjn.d rd, rs, rs                                        | Double-precision negate         |
| begz rs, offset                             | beq rs, x0, offset                                         | Branch if = zero                |
| bnez rs, offset                             | bne rs, x0, offset                                         | Branch if ≠ zero                |
| blez rs, offset                             | bge x0, rs, offset                                         | Branch if < zero                |
| bgez rs, offset                             | bge rs, x0, offset                                         | Branch if > zero                |
| bltz rs. offset                             | blt rs, x0, offset                                         | Branch if < zero                |
| bgtz rs, offset                             | blt x0, rs, offset                                         | Branch if > zero                |
| bgt rs, rt, offset                          | blt rt, rs, offset                                         | Branch if >                     |
| •                                           |                                                            | Branch if <                     |
| ble rs, rt, offset                          | bge rt, rs, offset                                         | _                               |
| bgtu rs, rt, offset                         | bltu rt, rs, offset                                        | Branch if >, unsigned           |
| bleu rs, rt, offset                         | bgeu rt, rs, offset                                        | Branch if ≤, unsigned           |
| j offset                                    | jal x0, offset                                             | Jump                            |
| jal offset                                  | jal x1, offset                                             | Jump and link                   |
| jr rs                                       | jalr x0, rs, 0                                             | Jump register                   |
| jalr rs                                     | jalr x1, rs, 0                                             | Jump and link register          |
| ret                                         | jalr x0, x1, 0                                             | Return from subroutine          |
| call offset                                 | auipc x6, offset[31:12]<br>jalr x1, x6, offset[11:0]       | Call far-away subroutine        |
| tail offset                                 | auipc x6, offset[31:12]<br>jalr x0, x6, offset[11:0]       |                                 |
| fence                                       | fence iorw, iorw                                           | Fence on all memory and I/O     |
|                                             |                                                            |                                 |

組譯器(assembler)除了產生機器碼之外,還可以翻譯一些擴展指令。

#### 這些擴展指令即為偽指令:

- 1. 標準指令的特殊情況
- 2. 由許多標準指令組合而成。

主要就是方便組語的Coding

Table 20.2: RISC-V pseudoinstructions.